DATEAPPDENG DATE APPDCKECN ZONEREV DO NOT SCALE DRAWING X.XXX X.XX XX DIMENSIONS ARE IN MILLIMETERS SIZE APPLICABLE NOTED AS MATERIAL/FINISH NONE SCALE DESIGNER MFG APPD DESIGN CK RELEAS
Trang 1TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM
TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_HEAD
DRAWING
TABLE_TABLEOFCONTENTS_ITEM TABLE_TABLEOFCONTENTS_HEAD
QTY
ANGLES
3 ALL CRYSTALS & OSCILLATOR VALUES ARE IN HERTZ
2 ALL CAPACITANCE VALUES ARE IN MICROFARADS
1 ALL RESISTANCE VALUES ARE IN OHMS, 0.1 WATT +/- 5%
DATEAPPDENG
DATE
APPDCKECN
ZONEREV
DO NOT SCALE DRAWING
X.XXX X.XX XX DIMENSIONS ARE IN MILLIMETERS
SIZE
APPLICABLE NOTED AS MATERIAL/FINISH
NONE SCALE DESIGNER MFG APPD DESIGN CK
RELEASE
QA APPD ENG APPD DRAFTER
METRIC
OF SHT DRAWING NUMBER
TITLE
NOTICE OF PROPRIETARY PROPERTY
I TO MAINTAIN THE DOCUMENT IN CONFIDENCE III NOT TO REVEAL OR PUBLISH IN WHOLE OR PARTII NOT TO REPRODUCE OR COPY ITAGREES TO THE FOLLOWING
PROPERTY OF APPLE COMPUTER, INC THE POSSESSOR THE INFORMATION CONTAINED HEREIN IS THE PROPRIETARY
Apple Computer Inc.
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
B C D
Page
T9_NOME
01/17/2007 49
SMC
45
(MASTER)
(MASTER) 50
SMC Support
46
M76_MLB
01/18/2007 51
LPC+ Debug Connector
47
(MASTER)
(MASTER) 52
SMBus Connections
48
(MASTER)
(MASTER) 53
Current & Voltage Sensing
49
(MASTER)
(MASTER) 54
Current Sensing
50
(MASTER)
(MASTER) 55
Thermal Sensors
51
M76_MLB
01/18/2007 56
Fan Connectors
52
M76_MLB
01/18/2007 58
ALS Support
53
M76_MLB
01/18/2007 59
Sudden Motion Sensor (SMS)
54
T9_NOME
01/17/2007 61
SPI BootROM
55
(M59_SYNC)
09/09/2006 69
PBus-In & Battery Connectors
56
M76_MLB
01/12/2007 70
Power FETs
57
M76_MLB
01/23/2007 71
IMVP6 CPU VCore Regulator
58
M76_MLB
01/23/2007 72
IMVP6 NB Gfx Core Regulator
59
M76_MLB
01/23/2007 73
5V / 3.3V Power Supply
60
M76_MLB
01/23/2007 74
1.25V / 1.05V Power Supply
61
M76_MLB
01/23/2007 75
1.8V DDR2 Supply
62
M76_MLB
01/23/2007 76
1.5V Power Supply
63
M76_MLB
01/23/2007 77
FW PHY Power Supplies
64
(MASTER)
(MASTER) 78
3.425V G3Hot Supply & Power Control
65
(MASTER)
(MASTER) 80
NV G84M PCI-E
66
(MASTER)
(MASTER) 81
NV G84M Core/FB Power
67
(MASTER)
(MASTER) 82
NV G84M Frame Buffer I/F
68
(MASTER)
(MASTER) 84
GDDR3 Frame Buffer A
69
(MASTER)
(MASTER) 85
GDDR3 Frame Buffer B
70
(MASTER)
(MASTER) 86
NV G84M GPIO/MIO/Misc
71
(MASTER)
(MASTER) 87
GPU Straps
72
(MASTER)
(MASTER) 88
NV G84M Video Interfaces
73
(MASTER)
(MASTER) 89
GPU (G84M) Core Supply
74
(MASTER)
(MASTER) 90
LVDS Display Connector
75
(MASTER)
(MASTER) 94
DVI Display Connector
76
(MASTER)
(MASTER) 95
LVDS Interface Mux
77
(M59_SYNC)
08/24/2006 96
M75 Specific Connectors
78
T9_NOME
01/17/2007 100
CPU/FSB Constraints
79
T9_NOME
01/17/2007 101
NB Constraints
80
T9_NOME
01/17/2007 102
Memory Constraints
81
T9_NOME
01/17/2007 103
SB Constraints (1 of 2)
82
T9_NOME
01/17/2007 104
SB Constraints (2 of 2)
83
T9_NOME
01/17/2007 105
Clock & SMC Constraints
84
T9_NOME
01/17/2007 106
FireWire Constraints
85
(MASTER)
(MASTER) 107
GPU (G84M) Constraints
86
(MASTER)
(MASTER) 108
M75 Specific Constraints
87
(MASTER)
(MASTER) 109
Trang 2SIZE
OF SHT DRAWING NUMBER
NOTICE OF PROPRIETARY PROPERTY
I TO MAINTAIN THE DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IN WHOLE OR PART
II NOT TO REPRODUCE OR COPY IT AGREES TO THE FOLLOWING PROPERTY OF APPLE COMPUTER, INC THE POSSESSOR THE INFORMATION CONTAINED HEREIN IS THE PROPRIETARY
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
B C D
U9250/60 J9000/10
U9120 J9400
J6800/1/2/3 J4600
Pg 96
Pg 12/103
Pg 124-130
J5600/10/50/60, J5720/30/50 Power Sense Pg 51, 115-120
U5572
U???
U5550 U5500
JB000
Pg 41
Conn FireWire
J4330 J4320
33 MHz
J4630
E-NET Conn
JB500
AirPort Mini PCI-E
Pg 33 J3400
Pg 65
Audio Conns
Pg 63
Amps Speaker
Pg 62
Amp 2 Line Out Amp 1
Pg 61
Line Out
Pg 60
Amp Line In
U6600/10/20 U6500
U6400 U6300/1
Pg 59
Codec Audio
J4630
Prt 80, Comm 1, SMC, FWH
Linda Fnc
CPU GPU Right Side Charger Temp Sense
Power
Pg 66 J6900/50
SMC Prt
Ser Fan ADC BSB BSA B,0 A
Pg 58
Boot ROM SPI
U6100/50
UC500 U2900 J3200 J3100 Clk Gen DIMM’s
Pg 93/4/5
Conns PCI-E
JB400 JB300 JB200
Pg 42
Conn UATA
Pg 43
Conn SATA
1.2 V / 1.5 GHz J4510/20/30
Pg 32
Term Parallel
Misc
x16 PCI-E SDVO
800/1066? MHz 64-Bit FSB
UC500
Pg 29 TERMS
Pg 28 J1300/JD000
ITP/XDP CONN
Core ~1.2V
Pg 9
CPU2.? GHz
Pg 10 U1000
Pg 78
Int Disp Conn
GPIO
MUX DVI-I
Pg 35
J4400
100 MHz 3.3 V
051-7225
10.0.0SYNC_MASTER=(T9_MLB)
Trang 3SIZE
OF SHT DRAWING NUMBER
NOTICE OF PROPRIETARY PROPERTY
I TO MAINTAIN THE DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IN WHOLE OR PART
II NOT TO REPRODUCE OR COPY IT AGREES TO THE FOLLOWING PROPERTY OF APPLE COMPUTER, INC THE POSSESSOR THE INFORMATION CONTAINED HEREIN IS THE PROPRIETARY
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
B C D
Power Block Diagram
883
Trang 4SIZE
OF SHT DRAWING NUMBER
NOTICE OF PROPRIETARY PROPERTY
I TO MAINTAIN THE DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IN WHOLE OR PART
II NOT TO REPRODUCE OR COPY IT AGREES TO THE FOLLOWING PROPERTY OF APPLE COMPUTER, INC THE POSSESSOR THE INFORMATION CONTAINED HEREIN IS THE PROPRIETARY
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
B C D
SYNC_DATE=N/ASYNC_MASTER=N/A
10.0.0051-7225
Power Block Diagram
Trang 5BOM OPTIONSBOM NAME
BOM NUMBER
TABLE_BOMGROUP_HEAD
TABLE_ALT_ITEM PART NUMBER
QTY
TABLE_ALT_ITEM TABLE_ALT_ITEM TABLE_ALT_ITEM
BOM OPTIONSBOM GROUP
TABLE_BOMGROUP_HEAD TABLE_BOMGROUP_ITEM TABLE_BOMGROUP_ITEM TABLE_BOMGROUP_ITEM TABLE_BOMGROUP_ITEM
TABLE_BOMGROUP_ITEM TABLE_BOMGROUP_ITEM TABLE_BOMGROUP_ITEM
TABLE_BOMGROUP_ITEM
BOM OPTIONSBOM GROUP
TABLE_BOMGROUP_HEAD TABLE_BOMGROUP_ITEM
D
SIZE
OF SHT DRAWING NUMBER
NOTICE OF PROPRIETARY PROPERTY
I TO MAINTAIN THE DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IN WHOLE OR PART
II NOT TO REPRODUCE OR COPY IT AGREES TO THE FOLLOWING PROPERTY OF APPLE COMPUTER, INC THE POSSESSOR THE INFORMATION CONTAINED HEREIN IS THE PROPRIETARY
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
B C D
10.0.0051-7225
SYNC_DATE=N/A
M75_COMMON,EEE_XXT,CPU_2_4GHZ,FB_256_HYNIX
PCBA,OROYA2,VRAM-HY,M75630-8662
M75_COMMON,EEE_XXS,CPU_2_2GHZ,FB_128_HYNIX
PCBA,OROYA1,VRAM-HY,M75630-8659
M75_COMMON,EEE_X5E,CPU_2_4GHZ,FB_256_SAMSUNG
PCBA,OROYA2,M75630-7932
M75_COMMON,EEE_X5D,CPU_2_2GHZ,FB_128_SAMSUNG
PCBA,OROYA1,M75630-7931
ALL TI alt to National
353S1681 353S1294
ALL 138S0602 Murata alt to Samsung
LBL,P/N LABEL,PCB,28MM X 6 MM CRITICAL
EEE_XXS[EEE:XXS]
P1V8S3_1V825,SLG2AP101,SMS_MOT_DIS,YUKON_ULTRA,VGA_TERM_CONNM75_COMMON2
Trang 6SIZE
OF SHT DRAWING NUMBER
NOTICE OF PROPRIETARY PROPERTY
I TO MAINTAIN THE DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IN WHOLE OR PART
II NOT TO REPRODUCE OR COPY IT AGREES TO THE FOLLOWING PROPERTY OF APPLE COMPUTER, INC THE POSSESSOR THE INFORMATION CONTAINED HEREIN IS THE PROPRIETARY
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
B C D
01/23/07 Released for EVT (Schem Rev 10, PCB Rev 02)
10.0.0:
9.5.0:
01/17/07 BOM: Added Hynix BOM configurations
9.2.0:
01/18/07 IMVP: Updated BOMOPTIONs and values for ISL9504B
01/22/07 Clocks: Changed U2900 to SLG2AP101 as primary clock chip (T9_noME change 40975)
01/22/07 LIO Conn: Removed unnecessary aliases as T9 reference design now matches M75 (T9_noME change 40998)
01/19/07 SB GPIOs: Changed SB_GPIO42 to WOW_EN and changed pullup to pulldown (T9_noME change 40787)
9.4.0:
01/19/07 GPU GPIOs: Added 2 TPs on GPIOs to make G-state externally visible
01/19/07 SB Decoupling: Removed filtering for PP1V5_S0_SB_VCCGLANPLL to enable PP1V5_S0 corrections at SB
01/17/07 Testpoints: Removed FUNC_TEST from NB_RESET_L and FSB_DPWR_L per PCB request
01/17/07 Power Sequencing: Added RC delay on PP1V8_S3 switcher enable
9.3.0:
01/19/07 Power Sequencing: Added C7859 to create RC delay for 1.5 and 1.05V S0 rails
01/19/07 Clock Termination: Changed R3050 and R3055 to bypass discrete muxes for pending change to SLG2AP101
01/17/07 BOM: Consolidated 3 caps on page 59 from 132S0120 to 132S0131
01/17/07 Power FETs: Corrected BOM values for 5V/3.3V S3/S0 FETs
01/18/07 ODD Conn: Reconnected ODD power FET gate control circuitry to properly implement soft start (added one cap)
01/17/07 Sync with T9 noME (6.1.4) to pull in WOL_EN and Wake-on-Wireless support
01/17/07 Power Aliases: Moved LCD panel FET to PP3V3_S5 from S0
01/05/07 GPU FB: Corrected FB CLK termination (added cap and removed connection to VDDQ)
See Perforce change notes for updates before Proto Release
01/19/07 Power Sequencing: Changed power rail for U7850 to PP3V3_S5 to eliminate a leakage path
01/19/07 Ethernet Conn: Changed resistor short reference designators from R392x to RX392x
01/18/07 Testpoints: Added NO_TEST property to LVDS_L_DATA_N<1>, _N<2>, _P<2> due to lack of layout space for TP
01/18/07 Clock Termination: Changed series termination on all single ended clocks to 33 ohms
01/17/07 Power Aliases: Deleted alias that accidentally eliminated filtering on PP1V5_S0_SB_VCC1_5_B
01/17/07 SMBus: Changed R5260 & R5261 from 4.7K to 3.3K
01/12/07 Power Aliases: Moved Ethernet to PP3V3_S3 from S5 (layout improvements)
01/12/07 Power Supplies: Minor power supply feedback connection changes from M76
01/09/07 Temp Sensors: NO STUFFed C5520 (circuit should have only 1 cap)
01/08/07 GPU FB: Added VREF support for unterminated memory mode (added FETs and pulldown Rs)
01/05/07 Clock Termination: Removed NO STUFF property from R3067
12/22/06 Released for Proto (Schem Rev 08, PCB Rev 01)
01/23/07 BOM: Changed C3860/61 to 22pF from 27 pF based on -R characterization (T9_noME change 41248)
01/22/07 BOM: Selected P1V8S3_1V825 BOMOPTION to lift voltage at FB memories
01/22/07 BOM: Added BOMOPTIONs for SLG2AP101 (primary) and SLG8LP537 (backup)
01/22/07 Clock Termination: Added R3051 for Silego 537/101 compatibility
01/23/07 BOM: Changed FB memories to new Samsung and Hynix APNs (also added new BOMOPTIONs to GPU straps)
10.0.0051-7225
Revision History
Trang 7SIZE
OF SHT DRAWING NUMBER
NOTICE OF PROPRIETARY PROPERTY
I TO MAINTAIN THE DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IN WHOLE OR PART
II NOT TO REPRODUCE OR COPY IT AGREES TO THE FOLLOWING PROPERTY OF APPLE COMPUTER, INC THE POSSESSOR THE INFORMATION CONTAINED HEREIN IS THE PROPRIETARY
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
B C D
FUNC_TESTFUNC_TEST
FUNC_TEST
FUNC_TEST
FUNC_TESTFUNC_TEST
FUNC_TESTFUNC_TEST
NO_TEST
System Validation TPs
NB NO_TESTs
6 TPs, 2 with each of above TP pairs
ICT Test Points Functional Test Points
Left I/O Power Connector
Battery Digital Connector Fan Connectors
Left Clutch Barrel Connector
2 TPsper
Other Func Test Points Thermal Diode Connectors
Current Sense Calibration
LPC+ Debug Connector
RTC Battery Connector
called out separately in these notes.
NOTE: 10 additional GND test points are Request for at least 10 GND test points
Left ALS Connector
10.0.0051-7225
Functional / ICT Test
Trang 8SIZE
OF SHT DRAWING NUMBER
NOTICE OF PROPRIETARY PROPERTY
I TO MAINTAIN THE DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IN WHOLE OR PART
II NOT TO REPRODUCE OR COPY IT AGREES TO THE FOLLOWING PROPERTY OF APPLE COMPUTER, INC THE POSSESSOR THE INFORMATION CONTAINED HEREIN IS THE PROPRIETARY
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
B C D
"ENET" Rails
MAX I = ?.??AMAX I = 0.36A
1.8V-0.9V Rails 3.3V-2.5V Rails
"GPU" Rails
5V Rails
"FW" (FireWire) Rails
Chipset "VCore" Rails
"G3Hot" (Always-Present) Rails
10.0.0051-7225
Power Aliases
MIN_NECK_WIDTH=0.2 mm VOLTAGE=3.3V
PP3V3_S3
MIN_LINE_WIDTH=0.6 mm MAKE_BASE=TRUE
PP3V3_S3PP3V3_S3
PP3V3_S0PP3V3_S0
PP3V3_S0
MIN_LINE_WIDTH=0.6 mm VOLTAGE=3.3V MAKE_BASE=TRUE MIN_NECK_WIDTH=0.2 mm
PPVCORE_GPU
MIN_NECK_WIDTH=0.2 mm
PPVCORE_GPU
MAKE_BASE=TRUE MIN_LINE_WIDTH=0.6 mm VOLTAGE=1.2V
PP5V_S0PP5V_S0PP5V_S0
MIN_NECK_WIDTH=0.2 mm MAKE_BASE=TRUE VOLTAGE=5V
PP5V_S3
PP5V_S3
PPVCORE_S0_NB_GFXPPVCORE_S0_NB_GFX
PPVCORE_S0_CPU
MIN_LINE_WIDTH=0.6 mm MAKE_BASE=TRUE VOLTAGE=1.25V MIN_NECK_WIDTH=0.3 mm
PP3V42_G3H
PP5V_S5
PP5V_S5
VOLTAGE=5V MAKE_BASE=TRUE MIN_NECK_WIDTH=0.2 mm
PP5V_S5
PP5V_S0PP5V_S0
PP5V_S0PP5V_S0PP5V_S0
PP5V_S0PP5V_S0PP5V_S3
PP3V42_G3HPPDCIN_G3H
PP1V25_S0
MIN_LINE_WIDTH=0.4 mmPP3V3_GPU
MAKE_BASE=TRUE VOLTAGE=3.3V MIN_NECK_WIDTH=0.2 mm
PP3V3_GPUPP3V3_GPU
MIN_LINE_WIDTH=0.6 mm MAKE_BASE=TRUE VOLTAGE=1.8V
PP1V8_GPU
PP1V8_GPUPP1V8_GPUPP5V_S5
MIN_LINE_WIDTH=0.4 mm VOLTAGE=3.3V MAKE_BASE=TRUE
PP3V3_GPU_TMDS
PP1V05_S0PP1V05_S0PP1V05_S0
PP1V05_S0PP1V05_S0
PP1V05_S0PP1V05_S0
PP1V05_S0PP1V05_S0
PP1V05_S0
VOLTAGE=1.05V MAKE_BASE=TRUE MIN_LINE_WIDTH=0.6 mm
PP3V42_G3HPP3V42_G3H
PP3V3_GPU
PP3V3_GPU
PP3V3_GPUPP3V3_GPUPP3V3_GPUPP3V3_GPU
PP3V3_GPUPP3V3_GPU
PP1V25_ENET_ISNS
PP1V25_S0
MIN_LINE_WIDTH=0.6 mm VOLTAGE=1.25V MAKE_BASE=TRUE
PP1V25_GPU
PP1V8_GPUPP1V8_GPUPP1V8_GPUPP1V8_GPU
PP1V25_GPUPP1V25_GPU
PP3V3_S5PP3V3_S5
PPBUS_G3H
PP3V3_GPU_TMDS
PP1V25_GPUPP1V25_GPU
PP3V42_G3H
PPDCIN_G3H
PP3V3_S5PP3V3_S5PP3V3_S5
PP3V3_S5PP3V3_S5PP3V3_S5
PPVP_FW
VOLTAGE=33V MIN_NECK_WIDTH=0.3 mm MAKE_BASE=TRUE
VOLTAGE=1.95V MAKE_BASE=TRUE MIN_NECK_WIDTH=0.2 mm
PP1V95_FW
MIN_LINE_WIDTH=0.4 mm
PP3V3_FW
MAKE_BASE=TRUE VOLTAGE=3.3V MIN_LINE_WIDTH=0.4 mm
PPVP_FW
PPVP_FWPPVP_FWPPVP_FWPPVP_FW_PORTA_UFPPVP_FW_PORTA_UF
MAKE_BASE=TRUE
PPVP_FW_PORTB_UFPPVP_FW_PORTB_UF
MAKE_BASE=TRUE
PP3V3_FW
PP3V3_FWPP3V3_FWPP3V3_FWPP3V3_FW
PP1V95_FWPP1V95_FW
PP1V95_FW
PP3V3_GPUPP3V3_GPU
PPBUS_FW_FWPWRSW_FPPBUS_FW_FWPWRSW_F
MAKE_BASE=TRUE
PP5V_S5
PP5V_S5
PP5V_S5PP5V_S5
PP5V_S3PP5V_S3PP5V_S5
PP5V_S3
PP3V3_S5PP3V3_S5
PP1V25_GPU
PP1V8_S3
PP1V8_S3PP1V8_S3PP1V8_S3
PP1V8_S3_ISNSPP1V8_S3_ISNSPP1V8_S3_ISNSPP1V8_S3_ISNS
VOLTAGE=1.8V MIN_NECK_WIDTH=0.2 mm MAKE_BASE=TRUE MIN_LINE_WIDTH=0.6 mm
PP1V8_S3
VOLTAGE=1.8V MIN_NECK_WIDTH=0.2 mm MAKE_BASE=TRUE MIN_LINE_WIDTH=0.6 mmPP1V8_S3
PP5V_S5
PP0V9_S3_MEM_VREF
MIN_LINE_WIDTH=0.4 mm VOLTAGE=0.9V MAKE_BASE=TRUE MIN_NECK_WIDTH=0.2 mm
VOLTAGE=0.9V MAKE_BASE=TRUE MIN_LINE_WIDTH=0.4 mmPP0V9_S0
PP1V5_S0PP1V5_S0
PP1V5_S0PP1V5_S0
PP1V25_S0
PP1V25_S0PP1V25_S0
PP1V25_S0PP1V25_S0
PP1V05_S0
PP1V05_S0
PPVCORE_S0_NB_R
PP0V9_S3_MEM_VREFPP0V9_S3_MEM_VREF
PP0V9_S3_MEM_VREFPP0V9_S3_MEM_VREFPP0V9_S3_MEM_VREFPP0V9_S0
PP1V8_S0
PP1V8_S0PP1V8_S0
PP1V8_S0
MIN_NECK_WIDTH=0.2 mm MAKE_BASE=TRUE VOLTAGE=1.8V
PP3V3_ENET
VOLTAGE=3.3V MIN_NECK_WIDTH=0.2 mm MAKE_BASE=TRUE
PP3V3_ENETPP3V3_ENET
PP3V3_ENET
VOLTAGE=1.9V
PP1V9_ENET
MIN_LINE_WIDTH=0.4 mm MAKE_BASE=TRUE
PP1V9_ENET
VOLTAGE=1.25V MIN_LINE_WIDTH=0.6 mmPP1V25_ENET_ISNS
MAKE_BASE=TRUE MIN_NECK_WIDTH=0.2 mm
PP1V25_ENET_ISNSPP1V25_ENET_ISNS
PPVCORE_S0_NB_GFX
MIN_LINE_WIDTH=0.5 mm MAKE_BASE=TRUE VOLTAGE=1.25V MIN_NECK_WIDTH=0.25 mm
PPVCORE_S0_CPUPPVCORE_S0_CPU
PPVCORE_S0_NB_GFX
PP1V25_GPUPP1V25_GPU
MIN_LINE_WIDTH=0.6 mm VOLTAGE=1.25V MAKE_BASE=TRUE
PP1V25_GPU
MIN_NECK_WIDTH=0.2 mm
PPBUS_G3H
PP5V_S5PP5V_S5
PP5V_S5PP5V_S5
MIN_LINE_WIDTH=0.4 mm VOLTAGE=0.9V MAKE_BASE=TRUE
PPVCORE_S0_NB_R
PPVCORE_S0_NB_RPP1V05_S0
PP0V9_S0
PP1V25_ENETPP1V25_ENET
MIN_LINE_WIDTH=0.6 mm VOLTAGE=1.25V MAKE_BASE=TRUE MIN_NECK_WIDTH=0.2 mm
PPDCIN_G3H
PPBUS_G3HPPBUS_G3HPPBUS_G3HPPBUS_G3HPPBUS_G3H
PP3V3_S5PP3V3_S5PP3V3_S5
MIN_NECK_WIDTH=0.2 mm MAKE_BASE=TRUE VOLTAGE=1.5V
PP1V5_S0
PP1V5_S0PP1V5_S0PP1V5_S0PP1V5_S0PP1V5_S0PP1V5_S0PP1V5_S0
PPBUS_G3H
PPBUS_G3HPPBUS_G3H
MIN_NECK_WIDTH=0.2 mm MAKE_BASE=TRUE VOLTAGE=3.42V
PP3V3_S0PP3V3_S0
PP3V3_S0PP3V3_S0PP3V3_S0PP3V3_S0PP3V3_S0PP3V3_S0PP3V3_S0PP3V3_S0PP3V3_S0PP3V3_S0PP3V3_S0PP3V3_S0PP3V3_S0PP3V3_S0PP3V3_S0PP3V3_S0PP3V3_S0PP3V3_S0PP3V3_S0PP3V3_S0PP3V3_S0PP3V3_S0PP3V3_S0PP3V3_S0PP3V3_S0PP3V3_S0PP3V3_S0PP3V3_S0PP3V3_S0PP3V3_S0PP3V3_S0PP3V3_S0PP3V3_S0PP3V3_S0PP3V3_S0PP3V3_S0PP3V3_S0PP3V3_S0PP3V3_S0PP3V3_S0PP3V3_S0
PP3V3_S5PP3V3_S5
VOLTAGE=3.3V
PP3V3_S5
MIN_NECK_WIDTH=0.2 mm MAKE_BASE=TRUE
Trang 9SIZE
OF SHT DRAWING NUMBER
NOTICE OF PROPRIETARY PROPERTY
I TO MAINTAIN THE DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IN WHOLE OR PART
II NOT TO REPRODUCE OR COPY IT AGREES TO THE FOLLOWING PROPERTY OF APPLE COMPUTER, INC THE POSSESSOR THE INFORMATION CONTAINED HEREIN IS THE PROPRIETARY
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
B C D
Top GPU Right
Bottom Left GPU
TM Hole
Digital Ground
TM Hole
Right CPUThermal Module Holes
ZT09501
HOLE-VIA-P5RP25
R091012
OMIT
NONE
SHORT
NONE NONE 402
SH0925
123
ZT0980
15P75R2P7
ZT0985
15P75R2P7
ZT0930
13P7R3P2
ZT0935
13P7R3P2
ZT0940
13P7R3P2
ZT0920
13P2R2P7
ZT0965
13P2R2P7
ZT0955
13P2R2P7
ZT09901
HOLE-VIA-P5RP25
ZT09601
HOLE-VIA-P5RP25
SYNC_DATE=08/23/2006
889
SYNC_MASTER=(T9_MLB)
Signal Aliases
MIN_LINE_WIDTH=0.5 mm MIN_NECK_WIDTH=0.25 mm VOLTAGE=0V
MAKE_BASE=TRUE
GND_CHASSIS_DVI_BOT
TP_USB_EXTCNTP_USB_EXTCN
MAKE_BASE=TRUE
PEG_CLK100M_GPU_NPEG_CLK100M_GPU_PPEG_CLK100M_GPU_N
MAKE_BASE=TRUE MAKE_BASE=TRUE
GND_CHASSIS_DVI_TOP
GND_CHASSIS_ENET
MIN_NECK_WIDTH=0.25 mm MIN_LINE_WIDTH=0.5 mm VOLTAGE=0V
MAKE_BASE=TRUE
GND_CHASSIS_RTUSB
VOLTAGE=0V MIN_NECK_WIDTH=0.25 mm MAKE_BASE=TRUE MIN_LINE_WIDTH=0.5 mm
MAKE_BASE=TRUE VOLTAGE=0V MIN_NECK_WIDTH=0.25 mm MIN_LINE_WIDTH=0.5 mmGND_CHASSIS_LEFTCLUTCH
GND
GND_CHASSIS_DVI_TOP
GND_CHASSIS_DVI_BOT
GND_CHASSIS_ENETGND_CHASSIS_ENETGND_CHASSIS_ENET
GND_CHASSIS_RTUSBGND_CHASSIS_RTUSB
Trang 10BI BI BI BI BI BI BI BI BI BI BI BI BI BI BI BI BI BI BI
BI BI BI BI BI BI BI BI BI BI BI BI BI BI BI BI BI BI BI
IN IN IN
IN OUT IN
BI BI BI BI BI BI BI BI BI BI BI BI BI BI BI BI BI BI BI
BI BI BI BI BI BI BI BI BI BI BI BI BI BI BI BI BI BI BI
OUT OUT OUT
BI BI BI BI BI BI BI BI BI BI BI BI BI BI BI
BI BI BI BI BI
BI BI BI BI BI BI BI BI BI BI BI BI BI BI BI
BI
BI BI BI
BI BI BI
BI
BI
BI BI
BI BI BI BI BI
IN IN
IN IN
OUT
IN IN
IN
IN
IN IN IN
IN OUT
BI BI BI BI
THERMTRIP*
THERMDA PROCHOT*
DBR*
TRST*
TMS TDO TDI TCK PREQ*
LINT1 LINT0 STPCLK*
BSEL0 BSEL1 BSEL2
DPRSTP*
DPSLP*
DPWR*
PWRGOOD SLP*
NOTICE OF PROPRIETARY PROPERTY
I TO MAINTAIN THE DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IN WHOLE OR PART
II NOT TO REPRODUCE OR COPY IT AGREES TO THE FOLLOWING PROPERTY OF APPLE COMPUTER, INC THE POSSESSOR THE INFORMATION CONTAINED HEREIN IS THE PROPRIETARY
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
B C D
PIN MAKE SURE CPU_TEST4 ISPLACE C1000 CLOSE TO CPU_TEST4REFERENCED TO GND
0.5" MAX LENGTH FOR CPU_GTLREF
FSB_IERR_L WITH A GNDPLACE TESTPOINT ON0.1" AWAY
GMCH WITHOUT T (NO STUB)SHOULD CONNECT TO ICH ANDPM_THRMTRIP#
COMP1,3 CONNECT WITH ZO=55OHM,MAKE TRACE LENGTH SHORTER THAN 0.5"
COMP0,2 CONNECT WITH ZO=27.4OHM,MAKE TRACE LENGTH SHORTER THAN 0.5".LAYOUT NOTE:
R10051
2 1/16W1%
MF-LF
2.0K
1/16W 402
R1019
1%
MF-LF54.9
402
R1018
27.41/16W1%
402
R1017
1%
MF-LF54.9
402
R1016
1%
MF-LF27.4
NOSTUFF
402 1R1007
2 1/16W 5%
MF-LF
1KNOSTUFF
402
R10031
2 1/16W1%
402
R1021
54.91/16W1%
402
R1022
54.91/16W1%
402
R10121
2 1/16W5%
1KNOSTUFF
MF-LF 402
C1000
1
2 X5R
NOSTUFF0.1uF10%
402
U1000
N3 P5 P2 L2 P4 P1 R1
Y2 U5 R3 W6
A6
U4 Y5 U1 R4 T5 T3 W2 W5 Y4 J4
U2 V4 W3 AA4 AB2 AA3
L5 L4 K5 M3 N2 J1
H1
M1
V1
A22 A21
E2
AD4 AD3 AD1 AC4
A5
G6 E4 D20
C4
B3
C6 B4
H4
B1
AC2 AC1
D21
K3 H2 K2 J3 L1
C1 F3 F4 G3
M4 N5 T2 V3 B2 C3 D2 D22 D3 F6
A3 D5
AC5 AA6 AB3
A24 B25
C7 AB5 G2
AB6
OMITMEROM
FCBGA
U1000
B22 B23 C21
R26 U26 AA1 Y1
E22 F24
J24 J23 H22 F26 K22 H23
N22 K25 P26 R23 E26
L23 M24 L22 M23 P25 P23 P22 T24 R24 L25 G22
T25 N25
Y22 AB24 V24 V26 V23 T22 U25 U23 F23
Y25 W22 Y23 W24 W25 AA23 AA24 AB25
AE24 AD24 G25
AA21 AB22 AB21 AC26 AD20 AE22 AF23 AC25 AE21 AD21 E25
AC22 AD23 AF22 AC23
E23 K24 G24
M26 H25
N24
U22
AC20
E5 B5 D24
C23 D25 C24 AF26 AF1 A26
402
SYNC_DATE=01/17/2007SYNC_MASTER=T9_NOME
88
10CPU FSB
PM_THRMTRIP_L
CPU_THERMD_PCPU_PROCHOT_L
XDP_DBRESET_LXDP_TRST_LXDP_TMSXDP_TDOXDP_TDI
FSB_RS_L<1>
FSB_RS_L<0>
FSB_CPURST_L
CPU_IERR_LFSB_BREQ0_LFSB_DBSY_LFSB_DRDY_LFSB_DEFER_LFSB_BNR_L
TP_CPU_RSVD9TP_CPU_RSVD8TP_CPU_RSVD7TP_CPU_RSVD6TP_CPU_RSVD5TP_CPU_RSVD4TP_CPU_RSVD3TP_CPU_RSVD2TP_CPU_RSVD1TP_CPU_RSVD0CPU_SMI_LCPU_NMICPU_INTRCPU_STPCLK_LCPU_FERR_L
Trang 11OUT OUT OUT OUT OUT OUT OUT
OUT OUT
VCC
VSSSENSE VCCSENSE
VID6 VID5 VID4 VID3 VID2 VID1 VID0 VCCA VCCP
NOTICE OF PROPRIETARY PROPERTY
I TO MAINTAIN THE DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IN WHOLE OR PART
II NOT TO REPRODUCE OR COPY IT AGREES TO THE FOLLOWING PROPERTY OF APPLE COMPUTER, INC THE POSSESSOR THE INFORMATION CONTAINED HEREIN IS THE PROPRIETARY
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
B C D
11.5 A (Deeper Sleep)25.0 A (Deep Sleep HFM)27.4 A (Sleep HFM)17.0 A (Auto-Halt/Stop-Grant SuperLFM)27.4 A (Auto-Halt/Stop-Grant HFM)
30.4 A (LFM)25.5 A (SuperLFM)
9.4 A (Enhanced Deeper Sleep)
Standard Voltage:
(CPU CORE POWER)
130 mA
(CPU IO POWER 1.05V)
(CPU INTERNAL PLL POWER 1.5V)
Low Voltage: Ultra Low Voltage:
17.0 A (Design Target)23.0 A (Design Target)
21.0 A (HFM)18.7 A (LFM)TBD A (SuperLFM)TBD A (Auto-Halt/Stop-Grant HFM)TBD A (Auto-Halt/Stop-Grant SuperLFM)TBD A (Sleep HFM)
TBD A (Sleep SuperLFM)TBD A (Deep Sleep HFM)TBD A (Deep Sleep SuperLFM)TBD A (Deeper Sleep)
TBD A (Deeper Sleep)TBD A (Deep Sleep HFM)TBD A (Sleep HFM)TBD A (Auto-Halt/Stop-Grant HFM)
TBD A (HFM)TBD A (LFM)
Current numbers from Merom for Santa Rosa EMTS, doc #22221
100
402 MF-LF PLACEMENT_NOTE=Place within 1 inch of CPU, no stub.
B9 B10 B12 B14 B15 B17 B18 B20 C9 C10 A10
C12 C13 C15 C17 C18 D9 D10 D12 D14 D15 A12
D17 D18 E7 E9 E10 E12 E13 E15 E17 E18 A13
E20 F7 F9 F10 F12 F14 F15 F17 F18 F20 A15
AA7 AA9 AA10 AA12 AA13 AA15 AA17 AA18 AA20 AB9 A17
AC10 AB10 AB12 AB14 AB15 AB17 AB18
AB20 AB7 AC7
A18
AC9 AC12 AC13 AC15 AC17 AC18 AD7 AD9 AD10 AD12 A20
AD14 AD15 AD17 AD18 AE9 AE10 AE12 AE13 AE15 AE17 B7
AE18 AE20 AF9 AF10 AF12 AF14 AF15 AF17 AF18 AF20
B26 C26
G21 V6
R21 R6 T21 T6 V21 W21
J6 K6 M6 J21 K21 M21 N21 N6
AF7
AD6 AF5 AE5 AF4 AE3 AF3 AE2
AE7
OMITMEROM
FCBGA
U1000
A4 A8
B11
W1 W4 W23 W26 Y3 Y6 Y21 Y24 AA2 AA5 B13
AA8 AA11 AA14 AA16 AA19 AA22 AA25 AB1 AB4 AB8 B16
AB11 AB13 AB16 AB19 AB23 AB26 AC3 AC6 AC8 AC11 B19
AC14 AC16 AC19 AC21 AC24 AD2 AD5 AD8 AD11 AD13 B21
AD16 AD19 AD22 AD25 AE1 AE4 AE8 AE11 AE14 AE16 B24
AE19 AE23 AE26 A2 AF6 AF8 AF11 AF13 AF16 AF19 C5
AF21 A25 AF25
C8 C11 C14 A11
C16 C19 C2 C22 C25 D1 D4 D8 D11 D13 A14
D16 D19 D23 D26 E3 E6 E8 E11 E14 E16 A16
E19 E21 E24 F5 F8 F11 F13 F16 F19 F2 A19
F22 F25 G4 G1 G23 G26 H3 H6 H21 H24 A23
J2 J5 J22 J25 K1 K4 K23 K26 L3 L6 AF2
L21 L24 M2 M5 M22 M25 N1 N4 N23 N26 B6
P3
P6 P21 P24 R2 R5 R22 R25 T1 T4
T26 U3 U6 U21 U24 V2 V5 V22 V25
OMITMEROM
8811
10.0.0051-7225
CPU Power & Ground
Trang 12SIZE
OF SHT DRAWING NUMBER
NOTICE OF PROPRIETARY PROPERTY
I TO MAINTAIN THE DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IN WHOLE OR PART
II NOT TO REPRODUCE OR COPY IT AGREES TO THE FOLLOWING PROPERTY OF APPLE COMPUTER, INC THE POSSESSOR THE INFORMATION CONTAINED HEREIN IS THE PROPRIETARY
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
B C D
WF: Consider sharing bulk cap with NB Vtt?
VCCA (CPU AVdd) DECOUPLING
1x 10uF, 1x 0.01uF
VCCP (CPU I/O) DECOUPLING
1x 470uF, 6x 0.1uF 0402
CPU VCORE HF AND BULK DECOUPLING
CPU VCORE VID CONNECTIONS
C12351
2 3470UF20%
D2T TANTCRITICAL
805 6.3V
6.3V 805
C1200
1
2 20%
805 6.3V
6.3V 805
C1236
1
210V402 CERM 20%
805 6.3V
C12801 2 603
10uF
20%
6.3V X5R
C12501
2 3CRITICAL
PLACEMENT_NOTE=Place in CPU center cavity.
D2T TANT330UF2.0V10%
C12511
2 3
PLACEMENT_NOTE=Place in CPU center cavity.
D2T TANT
CRITICAL330UF2.0V10%
CRITICAL330UF2.0V
330UF2.0V
Trang 13BI BI
OUT
OUT IN
BI IN
IN IN
OUT
IN
OUT OUT OUT IN
IN IN IN IN IN IN
IN IN IN IN
BI IN
BI IN
IN IN
IN IN
IN IN
D
SIZE
OF SHT DRAWING NUMBER
NOTICE OF PROPRIETARY PROPERTY
I TO MAINTAIN THE DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IN WHOLE OR PART
II NOT TO REPRODUCE OR COPY IT AGREES TO THE FOLLOWING PROPERTY OF APPLE COMPUTER, INC THE POSSESSOR THE INFORMATION CONTAINED HEREIN IS THE PROPRIETARY
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
B C D
OBSDATA_C2
TDO
ITPCLK#/HOOK5RESET#/HOOK6DBR#/HOOK7
OBSDATA_A1OBSFN_A1
TRSTnHOOK3
HOOK2VCC_OBS_ABHOOK1
OBSDATA_D1OBSDATA_D0
OBSDATA_A3OBSDATA_A2
OBSDATA_B3OBSDATA_B2
OBSDATA_C1
XDP_PRESENT#
TMSTDIOBSDATA_B0
998-1571
OBSDATA_D2
(OBSDATA_A1)(OBSDATA_A0)
1KXDP
54.9
C13001 2 402 16V0.1uFX5RXDP
1KXDP
J1300
1
10 11 12 13 14 15 16 17 18 19 2
20 21 22 23 24 25 26 27 28 29 3
30 31 32 33 34 35 36 37 38 39 4
40 41 42 43 44 45 46 47 48 49 5
50 51 52 53 54 55 56 57 58 59 6
60
7 8 9
XDP_CONNCRITICAL
F-ST-SMLTH-030-01-G-D-NOPEGS
13
10.0.0
88051-7225
PP1V05_S0
NB_BSEL<1>
PM_LATRIGGER_LEXTGPU_LVDS_ENPP3V3_S0
XDP_CLK_PXDP_OBS20
LVDS_CTRL_CLKLVDS_CTRL_DATA
XDP_TRST_LXDP_DBRESET_L
USB_EXTA_OC_LSB_GPIO40
XDP_TMSXDP_TDI
SMC_WAKE_SCI_L
NB_BSEL<2>
NB_CFG<3>
USB_EXTD_OC_LNB_CFG<8>
Trang 14BI BI
OUT OUT BI
BI
BI
BI BI BI
BI BI BI BI
BI BI BI
BI BI BI BI BI BI
BI BI
OUT BI
OUT OUT OUT
BI BI BI BI BI
BI BI
(1 OF 10)
BI BI BI BI BI
IN
IN IN
OUT OUT
BI BI BI BI BI BI BI BI BI BI BI BI BI BI
BI
BI BI BI BI BI
BI BI BI
BI BI BI
BI
BI
BI BI
BI BI
BI BI
BI
BI BI BI
BI BI
BI BI
BI
BI
BI
BI BI
BI BI
BI BI
BI
BI BI
BI
BI
BI BI
BI BI
BI
BI BI BI
BI
BI
BI
BI BI
BI
BI BI BI
BI BI
BI BI
BI BI
BI
D
SIZE
OF SHT DRAWING NUMBER
NOTICE OF PROPRIETARY PROPERTY
I TO MAINTAIN THE DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IN WHOLE OR PART
II NOT TO REPRODUCE OR COPY IT AGREES TO THE FOLLOWING PROPERTY OF APPLE COMPUTER, INC THE POSSESSOR THE INFORMATION CONTAINED HEREIN IS THE PROPRIETARY
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
B C D
0.1uF
X5R
R14261
2 402 1/16W1%
MF-LF
2.0K
R14251
2 402 1/16W1%
MF-LF
54.9
R14151
2 402 1/16W1%
MF-LF
24.9
R14101
2 402 1/16W1%
MF-LF
221
R14111
2 402 1/16W1%
MF-LF
100 1C1410
2 402 16V
B15 E17 C18 A19 B19 N19
B11 C11 M11 C15 F16 L13
G12 H17 G20
B9
C8 E8 F12
B6 E5
E2 G2
M10 N12 N9 H5 P13 K9 M2 W10 Y8 V4 G7
M3 J1 N5 N3 W6 W9 N2 Y7 Y9 P4 M6
W3 N1 AD12 AE3 AD9 AC9 AC7 AC14 AD11 AC11 H7
AB2 AD7 AB1 Y3 AC6 AE2 AC5 AG3 AJ9 AH8 H3
AJ14 AE9 AE11 AH12 AJ5 AH5 AJ6 AE7 AJ7 AJ2 G4
AE5 AJ3 AH2 AH13
F3 N8 H2
C10 D6
K5 L2 AD13 AE13
H8 K7
M7 K3 AD2 AH11 L7 K2 AC2 AJ10
A9
E4 C6 G10
C2
M14 E13 A11 H13 B12
E12 D7 D8
W1 W2 B3
B7
AM5 AM7
FCBGA
CRESTLINEOMIT
FSB_ADSTB_L<1>
FSB_BPRI_LFSB_BNR_LFSB_BREQ0_LFSB_DEFER_LFSB_DBSY_L
FSB_DPWR_L
FSB_CLK_NB_PFSB_CLK_NB_NFSB_DRDY_LFSB_HIT_LFSB_HITM_LFSB_TRDY_LFSB_LOCK_L
Trang 15IN IN OUT
IN
OUT OUT OUT
IN IN
OUT OUT OUT OUT
CRT_DDC_DATA
L_CTRL_DATA
LVDSB_DATA1 LVDSB_DATA2 LVDSB_DATA0 LVDSB_DATA2*
LVDSB_DATA1*
LVDSB_DATA0*
LVDSA_DATA2
LVDSA_DATA0 LVDSA_DATA1
LVDSB_CLK*
LVDS_VREFL LVDS_IBG
TVC_RTN TVA_RTN TVB_RTN
TVC_DAC TVB_DAC TVA_DAC
CRT_RED*
CRT_RED CRT_GREEN*
CRT_GREEN CRT_BLUE*
CRT_BLUE
CRT_VSYNC CRT_TVO_IREF CRT_HSYNC CRT_DDC_CLK
L_BKLT_EN
L_DDC_CLK
TV_DCONSEL0 TV_DCONSEL1
LVDS_VREFH L_CTRL_CLK
OUT OUT
IN
IN IN
IN
IN IN IN
IN
IN IN IN IN IN
IN IN
IN
IN IN
IN
IN IN IN
OUT
OUT OUT
OUT OUT
OUT OUT
OUT
OUT
OUT OUT
OUT OUT
OUT
IN
OUT
OUT OUT
OUT OUT
OUT
OUT OUT
IN
BI BI
OUT OUT OUT OUT
OUT OUT
IN
OUT
OUT OUT OUT OUT OUT OUT
OUT
OUT OUT
IN
OUT OUT OUT
OUT
OUT
OUT
BI BI
D
SIZE
OF SHT DRAWING NUMBER
NOTICE OF PROPRIETARY PROPERTY
I TO MAINTAIN THE DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IN WHOLE OR PART
II NOT TO REPRODUCE OR COPY IT AGREES TO THE FOLLOWING PROPERTY OF APPLE COMPUTER, INC THE POSSESSOR THE INFORMATION CONTAINED HEREIN IS THE PROPRIETARY
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
B C D
SDVOB_GREENSDVOB_RED
SDVOC_CLKNSDVOC_BLUE#
SDVOC_GREEN#
SDVOC_RED#
SDVOB_CLKNSDVOB_BLUE#
SDVOB_GREEN#
SDVOB_RED#
SDVOB_CLKPSDVOB_BLUE
SDVOC_CLKPSDVOC_BLUESDVOC_GREENSDVOC_RED
If SDVO is used, VCCD_LVDS must remain powered with proper
LVDS Disable
Tie VCC_TX_LVDS and VCCA_LVDS to GND
TVDAC rails VCCA_TVx_DAC and VCCA_DAC_BG canshould connect to GND through 75-ohm resistors
Component: DACA, DACB & DACCComposite: DACA only
TV-Out Signal Usage:
Can tie the following rails to GND:
VSYNC and CRT_TVO_IREF to GND
CRT Disable / TV-Out Enable
TV-Out Disable / CRT EnableTie TVx_DAC and TVx_RTN to GND Must power all
Leave GFX_VID<3 0> and GFX_VR_EN as NC
Tie VCC_AXG and VCC_AXG_NCTF to GND
Tie VCCA_DPLLA and VCCA_DPLLB to VCC (VCore)
Tie DPLL_REF_CLK and DPLL_REF_SSCLK to GND
Can also tie CRT_DDC_*, L_CTRL_*, L_DDC_*, SDVO_CTRL_* andTV_DCONSELx to GND
Follow instructions for LVDS and CRT & TV-Out Disable above
Internal Graphics Disable
and filtered at all times!
NOTE: Must keep VDDC_TVDAC poweredVCCD_CRT, VCCD_QDAC and VCC_SYNC
VCCA_CRT_DAC, VCCA_DAC_BG, VCCA_TVx_DAC,
omit filtering components Unused DAC outputs
All CRT/TVDAC rails must be powered All
CRT & TV-Out DisableTie TVx_DAC, TVx_RTN, R/R#/G/G#/B/B#, HSYNC,Tie R/R#/G/G#/B/B#, HSYNC and VSYNC to GND
share filtering with VCCA_CRT_DAC
Unused DAC outputs must remain powered, but canS-Video: DACB & DACC only
Can leave all signals NC if LVDS is not implemented
decoupling Otherwise, tie VCCD_LVDS to GND also
Tie DPLL_REF_CLK* and DPLL_REF_SSCLK* to VCC (VCore)
rails must be filtered except for VCCA_CRT
1/16W 402
K33 G35
K29 J29
F33
F29 E29
C32 E33
J40 H39 E39 E40 C37 D35 K40
L41 L43 N41 N40
C45 D46
G50 G51
E50 E51
F48 F49
E42 D44
E44 G44
A47 B47
A45 B45
N43 M43
J50 J51
L50 L51
AC45 AD44
AC41 AD40
AH47 AG46
AG49 AH49
AH45 AG45
AG42
AG41
M47 N47
U44 T45
T49 T50
T41 U40
W45 Y44
W41 Y40
AB50 AB51
Y48 W49
M45 N45
T38 U39
AD47 AC46
AC50 AC49
AD43 AC42
AG39 AH39
AE50 AE49
AH43
AH44
T46 U47
N50 N51
R51 R50
U43 T42
W42 Y43
Y47 W46
Y39 W38
AC38
AD39
M35 P33
E27
F27 G27
J27 K27
L27
FCBGA
CRESTLINEOMIT
SYNC_DATE=01/17/2007
GNDGND
LVDS_B_DATA_N<2>
LVDS_B_DATA_N<1>
LVDS_CTRL_DATALVDS_CTRL_CLK
LVDS_CONN_DDC_CLKLVDS_BKLT_EN
GNDGNDGNDGND
GNDGNDGNDGNDGNDGND
GNDGND
GNDGND
21
Trang 16THERMTRIP*
PM_BM_BUSY*
RSVD4 RSVD3
RSVD7
SM_CKE1 SM_CK0*
SM_CKE0
SM_ODT0
SM_ODT2
SM_RCOMP SM_RCOMP*
SM_VREF0 SM_VREF1 SM_RCOMP_VOL
SM_CS1*
SM_CS0*
RSVD14
RSVD11 RSVD10 RSVD9 RSVD5
RSVD8 RSVD2
DPLL_REF_CLK*
DPLL_REF_SSCLK
PEG_CLK
DMI_RXN1 DMI_RXN0
DMI_RXN3 DMI_RXN2
DMI_RXP0 DMI_RXP1 DMI_RXP2
DMI_TXN0 DMI_RXP3
DMI_TXN2 DMI_TXN1
DMI_TXP0 DMI_TXN3
DMI_TXP1 DMI_TXP2 DMI_TXP3 PEG_CLK*
RSVD12
CL_DATA
CL_VREF
SDVO_CTRL_CLK SDVO_CTRL_DATA
ICH_SYNC*
TEST1 TEST2
GFX_VID0 GFX_VID1 GFX_VID2
GFX_VR_EN GFX_VID3
RSVD20 RSVD21
RSVD24 RSVD25
RSVD27
RSVD34 RSVD35 RSVD36 RSVD37 RSVD38 RSVD39
RSVD41 RSVD42 RSVD40
RSVD43 RSVD44 RSVD45 CFG0 CFG1 CFG2 CFG3 CFG4 CFG5 CFG6 CFG7 CFG8 CFG9 CFG10 CFG11 CFG12 CFG13
CFG16 CFG15 CFG14
CFG17 CFG18 CFG19 CFG20
PM_DPRSTP*
PM_EXT_TS0*
PWROK PM_EXT_TS1*
RSTIN*
DPRSLPVR
NC2
NC4 NC3
NC5
NC7 NC6
NC10 NC9
NC12 NC11
NC13 NC14 NC15 NC16
DPLL_REF_CLK
SM_RCOMP_VOH SM_ODT3 SM_ODT1
RSVD13
SM_CS2*
SM_CS3*
SM_CK3 SM_CK4
SM_CK4*
SM_CKE3 RSVD1
SA_MA14
RSVD22 RSVD23
RSVD26
SB_MA14
SM_CK2 SM_CK2*
SM_CK5 SM_CK5*
BI BI IN OUT
BI BI OUT OUT
IN IN
OUT
OUT OUT
IN IN IN OUT
OUT OUT OUT BI
OUT BI
OUT
OUT OUT OUT
OUT OUT OUT
OUT OUT
OUT OUT OUT OUT OUT OUT OUT
IN
IN IN
IN IN
IN IN
IN IN IN IN IN IN
IN IN
OUT
OUT OUT OUT
OUT OUT
OUT OUT
D
SIZE
OF SHT DRAWING NUMBER
NOTICE OF PROPRIETARY PROPERTY
I TO MAINTAIN THE DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IN WHOLE OR PART
II NOT TO REPRODUCE OR COPY IT AGREES TO THE FOLLOWING PROPERTY OF APPLE COMPUTER, INC THE POSSESSOR THE INFORMATION CONTAINED HEREIN IS THE PROPRIETARY
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
B C D
NB CFG<8:0> used for debug access
IPUIPU
01 = XOR Mode Enabled
10 = All-Z Mode Enabled
High = EnabledLow = Disabled
See Below
See Below
RESERVED RESERVED
RESERVED
RESERVED
RESERVED NB_CFG<7>
IPUIPUIPUIPU
NB_CFG<8>
NB_CFG<3>
Low = DMIx2
RESERVED RESERVED
IPUIPU
NB CFG<13:12> require ICT access
7
28
8 16 31 32 62 C1616
1
2 402 CERM 20%
0.1uF10V
C16151 2 402 CERM 20%
0.1uF10V
U1400
P27 N27
R24 L23 J23 E23 E20 K23 M20 M24 L32 N33 N24
L35
C21 C23 F23 N23 G23 J20 C20
AM49 AK50 AT43 AN49 AM50
G39
AN47 AJ38 AN42 AN46 AM47 AJ39 AN41 AN45 AJ46 AJ41 AM40 AM44 AJ47 AJ42 AM39 AM43
B42 C42 H48 H47
G36
E35 A39 C38 B39 E36
G40
BJ51
E1 A5 C51 B50 A50 A49 BK2
BK51 BK50 BL50 BL49 BL3 BL2 BK1 BJ1
K44 K45
G41 L39 L36 J36 AW49 AV20
P36
AR37 AM36 AL36 AM37 D20 P37
H10 B51 BJ20 BK22 BF19 BH20 BK18 BJ18 R35
BH39 AW20 BK20 C48 D47 B44 N35
C44 A35 B37 B36 B34 C34
AR12 AR13 AM12 AN13 J12
BJ29 BE24
H35 K36
AV29
AW30 BB23
BA23
BF23 BG23
BA25
AW25 AV23
AW23
BC23 BD24
BE29 AY32 BD39 BG37 BG20 BK16 BG16 BE13 BH18 BJ15 BJ14 BE16 BL15 BK14 BK31 BL31 AR49 AW4
A37 R32 N20
R1690
1
2 4020MF-LF 5%
1/16W
C16251 20.01UF10%
CERM 402
C1624
1
2 603
2.2UF6.3V CERM1 20%
R1624
1
21KMF-LF 1%
1/16W 402
C1622
1
2 603 6.3V CERM1
2.2UF20%
C16231 20.01UF10%
CERM 402
R1620
1
21K402 1/16W 1%
MF-LF
R1641
1
2 402392MF-LF 1%
R1640
1
2 402MF-LF
1K1%
C16401 2 402 20%
CERM0.1uF
R1655
1
24025%
3.9KMF-LFNBCFG_DMI_X2
R1666
1
2402
NBCFG_DYN_ODT_DISABLE3.9K
1/16W 5%
MF-LF
R1669
1
24023.9KMF-LF 5%
20
402
R16111
2 1/16W1%
10K
8816
GNDGNDNB_CLKREQ_LNB_SB_SYNC_L
TP_MEM_CLKN2TP_MEM_CLKP5TP_MEM_CLKN5
PM_BMBUSY_LCPU_DPRSTP_L
VR_PWRGOOD_DELAYPM_THRMTRIP_L
Trang 17BI BI BI BI BI
OUT OUT OUT OUT OUT
BI
OUT OUT
BI BI BI BI
BI BI BI BI
BI BI BI BI BI
BI BI BI BI
BI
BI BI BI BI BI BI BI BI BI BI
BI
BI
BI BI BI
BI BI
BI BI BI BI
BI
BI BI BI BI BI BI BI BI BI BI
BI
BI BI
BI BI BI BI BI
BI BI
BI
BI BI BI BI
BI BI BI
OUT OUT OUT
BI
OUT OUT OUT OUT OUT OUT
OUT OUT OUT OUT
BI
OUT OUT OUT BI BI
BI BI BI BI BI
BI
BI BI BI
BI BI BI BI BI
OUT
BI
BI
OUT OUT
OUT OUT OUT OUT OUT OUT OUT OUT
BI
OUT SA_DQ0
SA_DQ1 SA_DQ2
SA_BS1 SA_BS0
SA_DQ45
SA_DM0 SA_DM1
SA_DM3 SA_DM2
SA_DM5 SA_DM4
SA_DM7 SA_DM6
SA_DQS0 SA_DQS1 SA_DQS2 SA_DQS3 SA_DQS4 SA_DQS5 SA_DQS6 SA_DQS7
SA_MA9 SA_MA8
SA_MA10 SA_MA11 SA_MA12 SA_MA13
SB_CAS*
SB_BS2 SB_BS0 SB_BS1
SB_DQ63 SB_DQ62
SB_DQ59 SB_DQ58 SB_DQ56 SB_DQ55 SB_DQ54 SB_DQ53 SB_DQ52 SB_DQ51 SB_DQ50 SB_DQ49 SB_DQ48 SB_DQ47 SB_DQ45 SB_DQ46 SB_DQ44 SB_DQ43 SB_DQ42 SB_DQ41 SB_DQ40 SB_DQ39 SB_DQ38 SB_DQ37 SB_DQ36 SB_DQ34 SB_DQ35 SB_DQ33 SB_DQ32 SB_DQ31 SB_DQ30 SB_DQ28 SB_DQ29 SB_DQ27 SB_DQ26 SB_DQ25 SB_DQ24 SB_DQ23 SB_DQ22 SB_DQ21 SB_DQ20 SB_DQ19 SB_DQ18 SB_DQ17 SB_DQ16 SB_DQ15 SB_DQ14 SB_DQ13 SB_DQ11 SB_DQ12 SB_DQ10 SB_DQ9 SB_DQ8 SB_DQ3
SB_DQ57
SB_DQ61 SB_DQ60
SB_WE*
SB_RCVEN*
SB_RAS*
SB_MA13 SB_MA12 SB_MA11 SB_MA10 SB_MA8 SB_MA9 SB_MA7 SB_MA6 SB_MA5 SB_MA4 SB_MA3 SB_MA2 SB_MA1 SB_MA0 SB_DQS7*
SB_DM6 SB_DM7
SB_DM4 SB_DM5
SB_DM2 SB_DM3 SB_DM1
(5 OF 10)
BI BI BI BI BI BI BI
BI
BI BI BI BI BI BI BI BI BI BI
BI
BI BI BI BI BI BI BI BI BI BI
BI
BI BI BI BI BI BI BI BI BI BI
BI
BI BI BI BI BI BI BI
OUT OUT OUT
BI
OUT OUT OUT OUT OUT OUT OUT OUT
OUT BI
BI
BI BI BI BI BI BI BI BI BI BI
D
SIZE
OF SHT DRAWING NUMBER
NOTICE OF PROPRIETARY PROPERTY
I TO MAINTAIN THE DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IN WHOLE OR PART
II NOT TO REPRODUCE OR COPY IT AGREES TO THE FOLLOWING PROPERTY OF APPLE COMPUTER, INC THE POSSESSOR THE INFORMATION CONTAINED HEREIN IS THE PROPRIETARY
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
B C D
AT45 BD44 BD42 AW38 AW13 BG8 AY5 AN6
AR43 AW44
BG47 BJ45 BB47 BG50 BH49 BE45 AW43 BE44 BG42 BE40 BA45
BF44 BH45 BG40 BF40 AR40 AW40 AT39 AW36 AW41 AY41 AY46
AV38 AT38 AV13 AT13 AW11 AV11 AU15 AT11 BA13 BA11 AR41
BE10 BD10 BD8 AY9 BG10 AW9 BD7 BB9 BB5 AY7 AR45
AT5 AT7 AY6 BB7 AR5 AR8 AR9 AN3 AM8 AN10 AT42
AT9 AN9 AM9 AN11
AW47 BB45 BF48
AT46
AT47 BE48
BD47 BB43
BC41 BC37
BA37 BB16
BA16 BH6
BH7 BB2
BC1 AP3
AP2
BJ19 BD20
BC19 BE28 BG30 BJ16
BK27 BH28 BL24 BK28 BJ27 BJ25 BL28 BA28
BE18 AY20
AR50 BD49 BK45 BL39 BH12 BJ7 BF3 AW2
AP49 AR51
BA49 BE50 BA51 AY49 BF50 BF49 BJ50 BJ44 BJ43 BL43 AW50
BK47 BK49 BK43 BK42 BJ41 BL41 BJ37 BJ36 BK41 BJ40 AW51
BL35 BK37 BK13 BE11 BK11 BC11 BC13 BE12 BC12 BG12 AN51
BJ10 BL9 BK5 BL5 BK9 BK10 BJ8 BJ6 BF4 BH5 AN50
BG1 BC2 BK3 BE4 BD3 BJ2 BA3 BB3 AR1 AT3 AV50
AY2 AY3 AU2 AT2
AV49 BA50 BB50
AT50
AU50 BD50
BC50 BK46
BL45 BK39
BK38 BJ12
BK12 BL7
BK7 BE2
BF2 AV2
AV3
BC18 BG28
BG17 BE37 BA39 BG13
BG25 AW17 BF25 BE25 BA29 BC28 AY28 BD37
AV16 AY18
Trang 18VCC_AXG_NCTF42
VCC_SM9 VCC_SM10
VCC_SM17 VCC_SM16
VCC3
VCC_SM5
VCC_SM8
VCC_AXG_NCTF1 VCC_AXG_NCTF2 VCC_AXG_NCTF3 VCC_AXG_NCTF4 VCC_AXG_NCTF5 VCC_AXG_NCTF6
VCC_AXG_NCTF8 VCC_AXG_NCTF7
VCC_AXG_NCTF10 VCC_AXG_NCTF9
VCC_AXG_NCTF11 VCC_AXG_NCTF12 VCC_AXG_NCTF13 VCC_AXG_NCTF14 VCC_AXG_NCTF15 VCC_AXG_NCTF16
VCC_AXG_NCTF18 VCC_AXG_NCTF17
VCC_AXG_NCTF20 VCC_AXG_NCTF19
VCC_AXG_NCTF21 VCC_AXG_NCTF22
VCC_AXG_NCTF25 VCC_AXG_NCTF26
VCC_AXG_NCTF28 VCC_AXG_NCTF27
VCC_AXG_NCTF29 VCC_AXG_NCTF20 VCC_AXG_NCTF31 VCC_AXG_NCTF32 VCC_AXG_NCTF33 VCC_AXG_NCTF34 VCC_AXG_NCTF35 VCC_AXG_NCTF36
VCC_AXG_NCTF38 VCC_AXG_NCTF37
VCC_AXG_NCTF40 VCC_AXG_NCTF39
VCC_AXG_NCTF41
VCC_AXG_NCTF43 VCC_AXG_NCTF44 VCC_AXG_NCTF45 VCC_AXG_NCTF46
VCC_AXG_NCTF48 VCC_AXG_NCTF47
VCC_AXG_NCTF49 VCC_AXG_NCTF50 VCC_AXG_NCTF51
VCC_AXG_NCTF55
VCC_AXG_NCTF58 VCC_AXG_NCTF57
VCC_AXG_NCTF59
VCC_AXG_NCTF61 VCC_AXG_NCTF60
VCC_AXG_NCTF62 VCC_AXG_NCTF63 VCC_AXG_NCTF64
VCC_AXG_NCTF66 VCC_AXG_NCTF65
VCC_AXG_NCTF67 VCC_AXG_NCTF68 VCC_AXG_NCTF69
VCC_AXG_NCTF71 VCC_AXG_NCTF70
VCC_AXG_NCTF72 VCC_AXG_NCTF73 VCC_AXG_NCTF74
VCC_AXG_NCTF76 VCC_AXG_NCTF75
VCC_AXG_NCTF77 VCC_AXG_NCTF78 VCC_AXG_NCTF79
VCC_AXG_NCTF81 VCC_AXG_NCTF80
VCC_AXG_NCTF82 VCC_AXG_NCTF83
VCC_SM_LF1 VCC_SM_LF2 VCC_SM_LF3 VCC_SM_LF4 VCC_SM_LF5 VCC_SM_LF6 VCC_SM_LF7
VCC_AXG_NCTF56 VCC_AXG_NCTF54 VCC_AXG_NCTF53 VCC_AXG_NCTF52
VCC_AXG1 VCC_AXG2 VCC_AXG3 VCC_AXG4 VCC_AXG5 VCC_AXG6 VCC_AXG7 VCC_AXG8 VCC_AXG9 VCC_AXG10 VCC_AXG11 VCC_AXG12 VCC_AXG13 VCC_AXG14 VCC_AXG15 VCC_AXG16 VCC_AXG17 VCC_AXG18 VCC_AXG19 VCC_AXG20 VCC_AXG21 VCC_AXG22 VCC_AXG23 VCC_AXG24 VCC_AXG25 VCC_AXG26 VCC_AXG27 VCC_AXG28 VCC_AXG29 VCC_AXG30 VCC_AXG31 VCC_AXG32 VCC_AXG33 VCC_AXG34
VCC_SM1 VCC_SM2 VCC_SM3 VCC_SM4
VCC_SM6 VCC_SM7
VCC_SM11 VCC_SM12 VCC_SM13 VCC_SM14 VCC_SM15
VCC_SM18 VCC_SM19
VCC_SM21 VCC_SM22 VCC_SM23
VCC_SM26 VCC_SM27 VCC_SM28 VCC_SM29 VCC_SM30 VCC_SM31 VCC_SM32 VCC_SM33 VCC_SM34 VCC_SM35 VCC_SM36
VCC_SM25 VCC_SM24
VCC1 VCC2
VCC7 VCC8 VCC9 VCC10 VCC11 VCC12
VCC13
VCC_AXG_NCTF24 VCC_AXG_NCTF23
VCC6 VCC5 VCC4
VSS_SCB6 VSS_SCB5 VSS_SCB4 VSS_SCB3 VSS_SCB2 VSS_SCB1
VCC_NCTF11 VCC_NCTF12 VCC_NCTF13 VCC_NCTF14
VSS_NCTF21 VSS_NCTF20 VSS_NCTF19 VSS_NCTF18 VSS_NCTF17 VSS_NCTF16 VSS_NCTF15 VSS_NCTF14 VSS_NCTF12 VSS_NCTF11
VSS_NCTF13
VSS_NCTF10 VSS_NCTF9 VSS_NCTF8 VSS_NCTF7 VSS_NCTF6 VSS_NCTF5 VSS_NCTF4 VSS_NCTF3 VSS_NCTF2 VSS_NCTF1
VCC_NCTF22
VCC_NCTF27
VCC_NCTF50
VCC_NCTF47 VCC_NCTF48
VCC_NCTF44 VCC_NCTF43
VCC_NCTF39 VCC_NCTF40 VCC_NCTF38 VCC_NCTF37
VCC_NCTF34 VCC_NCTF35 VCC_NCTF33 VCC_NCTF32 VCC_NCTF31 VCC_NCTF29 VCC_NCTF28 VCC_NCTF26
VCC_NCTF24 VCC_NCTF25 VCC_NCTF23 VCC_NCTF21
VCC_NCTF18 VCC_NCTF19
VCC_NCTF16 VCC_NCTF17
VCC_NCTF3 VCC_NCTF4
VCC_NCTF41 VCC_NCTF42
VCC_NCTF45
VCC_AXM_NCTF1 VCC_AXM_NCTF2 VCC_AXM_NCTF3 VCC_AXM_NCTF4 VCC_AXM_NCTF5 VCC_AXM_NCTF6 VCC_AXM_NCTF7 VCC_AXM_NCTF8 VCC_AXM_NCTF9 VCC_AXM_NCTF10 VCC_AXM_NCTF11 VCC_AXM_NCTF12 VCC_AXM_NCTF13 VCC_AXM_NCTF14 VCC_AXM_NCTF15 VCC_AXM_NCTF16 VCC_AXM_NCTF17 VCC_AXM_NCTF18 VCC_AXM_NCTF19
VCC_NCTF8
VCC_NCTF20
VCC_NCTF1
VCC_NCTF5 VCC_NCTF6 VCC_NCTF7
VCC_NCTF36 VCC_NCTF30 VCC_NCTF9
NOTICE OF PROPRIETARY PROPERTY
I TO MAINTAIN THE DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IN WHOLE OR PART
II NOT TO REPRODUCE OR COPY IT AGREES TO THE FOLLOWING PROPERTY OF APPLE COMPUTER, INC THE POSSESSOR THE INFORMATION CONTAINED HEREIN IS THE PROPRIETARY
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
B C D
impacting part performance
These connections can break without
NCTF balls are Not Critical To Function
Current numbers from Crestline EDS, doc #21749
U1400
AT35
AH31 AH29 AF32
R30
AT34 AH28
AC31 AC32
AK32 AJ31 AJ28 AH32
R20
AB21 AB24 AB29 AC20 AC21 AC23 AC24 AC26 AC28 AC29 T14
AD20 AD23 AD24 AD28 AF21 AF26 AA31 AH20 AH21 AH23 W13
AH24 AH26 AD31 AJ20 AN14
W14 Y12 AA20 AA23 AA26 AA28
T17
U17 U19 U20 U21 U23 U26 V16 V17 V19 V20 T18
V21 V23 V24 Y15 Y16 Y17 Y19 Y20 Y21 Y23 T19
Y24 Y26 Y28 Y29 AA16 AA17 AB16 AB19 AC16 AC17 T21
AC19 AD15 AD16 AD17 AF16 AF19 AH15 AH16 AH17 AH19 T22
AJ16 AJ17 AJ19 AK16 AK19 AL16 AL17 AL19 AL20 AL21 T23
AL23 AM15 AM16 AM19 AM20 AM21 AM23 AP15 AP16 AP17 T25
AP19 AP20 AP21 AP23 AP24 AR20 AR21 AR23 AR24 AR26 U15
V26 V28 V29 Y31
U16
AU32
BA35 BB33 BC32 BC33 BC35 BD32 BD35 BE32 BE33 BE35 AU33
BF33 BF34 BG32 BG33 BG35 BH32 BH34 BH35 BJ32 BJ33 AU35
BJ34 BK32 BK33 BK34 BK35 BL33 AU30
AV33 AW33 AW35 AY35 BA32 BA33
AW45 BC39 BE39 BD17 BD4 AW8 AT6
OMITCRESTLINE
FCBGA
U1400
AT33 AT31 AK29 AK24 AK23 AJ26 AJ23
AL24
AP29 AP31 AP32 AP33 AL29 AL31 AL32 AR31 AR32 AR33
AL26 AL28 AM26 AM28 AM29 AM31 AM32 AM33
AB33
AF36 AH33 AH35 AH36 AH37 AJ33 AJ35 AK33 AK35 AK36 AB36
AK37 AD33 AJ36 AM35 AL33 AL35 AA33 AA35 AA36 AP35 AB37
AP36 AR35 AR36 Y32 Y33 Y35 Y36 Y37 T30 T34 AC33
T35 U29 U31 U32 U33 U35 U36 V32 V33 V36 AC35
V37
AC36 AD35 AD36 AF33
T27
AD19 AD37 AF17 AF35 AK17 AM17 AM24 AP26 AP28 AR15 T37
AR19 AR28
U24 U28 V31 V35 AA19 AB17 AB35
A3 B2 C1 BL1 BL51 A51
OMIT
CRESTLINE
FCBGA
C18061 2 402
0.1uF10V CERM 20%
C18071 2 402
0.1uF10V CERM 20%
C18041 2 402
0.22UF6.3V20%
C18051 2 402
0.22UF6.3V20%
C18021 2 402 10%
CERM1uF6.3V
C18031 2 402 10%
0.47UF6.3V CERM-X5R
C18011 2 402 10%
CERM1uF6.3V
10.0.0051-7225
NB Power 1
SYNC_DATE=01/17/2007SYNC_MASTER=T9_NOME
PP1V05_S0
NB_VCCSM_LF5NB_VCCSM_LF7
PPVCORE_S0_NB_R
PP1V05_S0
NB_VCCSM_LF1NB_VCCSM_LF2NB_VCCSM_LF3NB_VCCSM_LF4NB_VCCSM_LF6PPVCORE_S0_NB_GFX
Trang 19VTT7 VTT8
VCC_AXD_NCTF
VCCD_CRT
VCC_RXR_DMI1 VCC_RXR_DMI2
VTT1
VCCA_SM_CK2 VCC_TX_LVDS
VCC_HV2
VCC_PEG1 VCC_PEG2 VCC_PEG3
VCC_AXF2
VCC_AXD1 VCC_AXD2 VSSA_LVDS
VCCA_SM5 VCCA_PEG_PLL
VCCA_MPLL
VTT17 VTT15
VCCD_LVDS2 VCCD_LVDS1 VCCD_PEG_PLL VCCD_HPLL VCCD_QDAC VCCD_TVDAC
VCCA_TVC_DAC1 VCCA_TVC_DAC2 VCCA_TVB_DAC2 VCCA_TVB_DAC1 VCCA_TVA_DAC2 VCCA_TVA_DAC1 VCCA_SM_CK1
VCCA_SM2 VCCA_SM1
VCCA_SM_NCTF2 VCCA_SM_NCTF1 VCCA_SM11 VCCA_SM10 VCCA_SM9 VCCA_SM8 VCCA_SM7
VCCA_SM4 VCCA_SM3
VSSA_PEG_BG VCCA_PEG_BG VCCA_LVDS
VCCA_DPLLB VCCA_DPLLA VSSA_DAC_BG VCCA_DAC_BG
VCC_SM_CK3 VCC_SM_CK2 VCC_SM_CK1
VCC_SM_CK4 VCC_DMI VCC_AXF1
VTT22
VCC_AXD6 VCC_AXD5 VCC_AXD4 VCC_AXD3 VTT19
VTT2
VTT6 VTT5
VTT11 VTT10 VTT9
VTT13 VTT12
VTT14
VTT18
VTT21 VTT20
VTT3 VTT4 VCCA_CRT_DAC2
NOTICE OF PROPRIETARY PROPERTY
I TO MAINTAIN THE DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IN WHOLE OR PART
II NOT TO REPRODUCE OR COPY IT AGREES TO THE FOLLOWING PROPERTY OF APPLE COMPUTER, INC THE POSSESSOR THE INFORMATION CONTAINED HEREIN IS THE PROPRIETARY
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
B C D
CERM-X5R 402 6.3V
C1913
1
20.47UF10%
6.3V CERM-X5R 402
C1912
1
20.47UF10%
6.3V CERM-X5R 402
U1400
AT23 AU28 AU24 AT29 AT25 AT30
AR29
B23 B21 A21
AJ50
C40 B40
AD51 W50 W51 V49 V50
AH50 AH51
BK24 BK23 BJ24 BJ23 J32
A43
A33 B33
K50
U51
AW18
AT18 AT17
AV19 AU19 AU18 AU17
AT22 AT21 AT19
BC29 BB29
AR17 AR16
C25 B25 C27 B27 B28 A28
M32
AN2
J41 H42 U48
N28 L29
R3 R2 R1
U11 U9 U8 U7 U5 U3 U2
A7 F2 AH1
NB Power 2
SYNC_DATE=01/17/2007SYNC_MASTER=T9_NOME
GND
GND
PP1V8_S0_NB_VCCTXLVDS
PP1V05_S0_NB_VCCPEGPP3V3_S0
PP1V05_S0_NB_VCCPEG
PP1V25_S0_NB_VCCAXFPP1V25_S0M_NB_VCCAXD
GNDPP1V25_S0_NB_VCCA_DPLLB
GND
PP1V05_S0
PP1V8_S0_NB_VCCTXLVDS
GNDGND
PP1V25_S0M_NB_VCCA_SM_CK
PP1V25_S0_NB_PEGPLL
PP1V8_S3M_NB_VCCSMCK
PP1V25_S0M_NB_VCCA_SMPP3V3_S0
Trang 20VSS198 VSS99
VSS197 VSS98
VSS196 VSS97
VSS195 VSS96
VSS194 VSS95
VSS193 VSS94
VSS192 VSS93
VSS191 VSS92
VSS190 VSS91
VSS189 VSS90
VSS188 VSS89
VSS187 VSS88
VSS186 VSS87
VSS185 VSS86
VSS184 VSS85
VSS183 VSS84
VSS182 VSS83
VSS181 VSS82
VSS180 VSS81
VSS179 VSS80
VSS178 VSS79
VSS177 VSS78
VSS176 VSS77
VSS175 VSS76
VSS174 VSS75
VSS173 VSS74
VSS172 VSS73
VSS171 VSS72
VSS170 VSS71
VSS169 VSS70
VSS168 VSS69
VSS167 VSS68
VSS166 VSS67
VSS165 VSS66
VSS164 VSS65
VSS163 VSS64
VSS162 VSS63
VSS161 VSS62
VSS160 VSS61
VSS159 VSS60
VSS158 VSS59
VSS157 VSS58
VSS156 VSS57
VSS155 VSS56
VSS154 VSS55
VSS153 VSS54
VSS152 VSS53
VSS151 VSS52
VSS150 VSS51
VSS149 VSS50
VSS148 VSS49
VSS147 VSS48
VSS146 VSS47
VSS145 VSS46
VSS144 VSS45
VSS143 VSS44
VSS142 VSS43
VSS141 VSS42
VSS140 VSS41
VSS139 VSS40
VSS138 VSS39
VSS137 VSS38
VSS136 VSS37
VSS135 VSS36
VSS134 VSS35
VSS133 VSS34
VSS132 VSS33
VSS131 VSS32
VSS130 VSS31
VSS129 VSS30
VSS128 VSS29
VSS127 VSS28
VSS126 VSS27
VSS125 VSS26
VSS124 VSS25
VSS123 VSS24
VSS122 VSS23
VSS121 VSS22
VSS120 VSS21
VSS119 VSS20
VSS118 VSS19
VSS117 VSS116 VSS17
VSS115 VSS16
VSS114 VSS15
VSS113 VSS14
VSS112 VSS13
VSS111 VSS12
VSS110 VSS11
VSS109 VSS10
VSS108 VSS9
VSS107 VSS8
VSS106 VSS7
VSS105 VSS6
VSS104 VSS5
VSS103 VSS4
VSS102 VSS101 VSS100 VSS1
VSS18
VSS2 VSS3
(9 OF 10)
VSS202
VSS289 VSS290 VSS291 VSS292
VSS293 VSS294
VSS217 VSS218
VSS220 VSS221
VSS223 VSS224
VSS226 VSS227 VSS228
VSS245 VSS246 VSS247 VSS248 VSS249 VSS250 VSS251 VSS252 VSS253 VSS254 VSS255 VSS256 VSS257 VSS258 VSS259 VSS260 VSS261 VSS262 VSS263 VSS264 VSS265 VSS266 VSS267 VSS268 VSS269 VSS270 VSS271 VSS272 VSS273 VSS274 VSS275 VSS276 VSS277 VSS278 VSS279 VSS280 VSS281 VSS282 VSS283 VSS284 VSS285 VSS286
VSS207 VSS206 VSS205
NOTICE OF PROPRIETARY PROPERTY
I TO MAINTAIN THE DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IN WHOLE OR PART
II NOT TO REPRODUCE OR COPY IT AGREES TO THE FOLLOWING PROPERTY OF APPLE COMPUTER, INC THE POSSESSOR THE INFORMATION CONTAINED HEREIN IS THE PROPRIETARY
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
B C D
NOTE: TDE = _PCrestline Thermal Diode Pins
U1400
A13
AB26
AW24 AW29 AW32 AW5 AW7 AY10 AY24 AY37 AY42 AY43
AY47 AY50 B10 B20 B24 B29 B30 B35 B38 AB31
B43 B46 B5 B8 BA1 BA17 BA18 BA2 BA24 BB12 AC10
BB25 BB40 BB44 BB49 BB8 BC16 BC24 BC25 BC36 BC40 AC13
BC51 BD13 BD2 BD28 BD45 BD48 BD5 BE1 BE19 BE23 AC3
BE30 BE42 BE51 BE8 BF12 BF16 BF36 BG19 BG2 BG24 AC39
BG29 BG39 BG48 BG5 BG51 BH17 BH30 BH44 BH46 BH8 AC43
BJ11 BJ13 BJ38 BJ4 BJ42 BJ46 BK15 BK17 BK25 BK29 AC47
BK36 BK40 BK44 BK6 BK8 BL11 BL13 BL19 BL22 BL37 AD1
BL47 C12 C16 C19 C28 C29 C33 C36 C41
A15
AD21 AD26 AD29 AD3 AD41 AD45 AD49 AD5 AD50 AD8 A17
AE10 AE14 AE6 AF20 AF23 AF24 AF31 AG2 AG38 AG43 A24
AG47 AG50 AH3 AH40 AH41 AH7 AH9 AJ11 AJ13 AJ21 AA21
AJ24 AJ29 AJ32 AJ43 AJ45 AJ49 AK20 AK21 AK26 AK28 AA24
AK31 AK51 AL1 AM11 AM13 AM3 AM4 AM41 AM45 AN1 AA29
AN38 AN39 AN43 AN5 AN7 AP4 AP48 AP50 AR11 AR2 AB20
AR39 AR44 AR47 AR7 AT10 AT14 AT41 AT49 AU1 AU23 AB23
AU29 AU3 AU36 AU49 AU51 AV39 AV48 AW1 AW12 AW16
K12 K47 K8 L1 L17 L20 L24 L28 L3 L33 L49 M28 M42 M46 M49 M5 M50 M9 N11 N14 N17 N29 N32 N36 N39 N44 N49 N7 P19 P2 P23 P3 P50 R49 T39 T43 T47 U41 U45 U50 V2 V3
W11 W39 W43 W47 W5 W7 Y13 Y2 Y41 Y45 Y49 Y5 Y50 Y11 P29
NB Grounds
GNDGNDGNDGND
Trang 21SIZE
OF SHT DRAWING NUMBER
NOTICE OF PROPRIETARY PROPERTY
I TO MAINTAIN THE DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IN WHOLE OR PART
II NOT TO REPRODUCE OR COPY IT AGREES TO THE FOLLOWING PROPERTY OF APPLE COMPUTER, INC THE POSSESSOR THE INFORMATION CONTAINED HEREIN IS THE PROPRIETARY
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
B C D
10uF caps shouldLayout Note:
WF: "Place where LVDS
close to MCHPlace L and CLayout Note:
Placeholder for 2.2nH, 1.4A, 17mOhm
10uF caps should
NOTE: This follower is redundant if VCORE is always 1.05V
Layout Note: Route to caps, then GND
WF: Matanzas has 2-pin 270uF bulk cap
1310mA (Ext Graphics)
1573mA (Int Graphics)
GMCH Core Power
GMCH Memory I/O Rail
Placeholder for 3.9nH, 1A, 32mOhm and DDR2 taps." (C2135)
402 6.3V
PLACEMENT_NOTE=Place close to U1400
C21231 2 6.3V20%
PLACEMENT_NOTE=Place close to U1400
2.2uF
603 CERM1
C21211 2
4.7uF
603
PLACEMENT_NOTE=Place close to U1400
CERM 20%
C21001
2 3
CRITICAL
D2T 20%
6.3V X5R
C2111
1
2 402 20%
6.3V X5R
0.22uF
C21101 2 805-3 6.3V20%
C21221 2
4.7uF
603
PLACEMENT_NOTE=Place close to U1400
CERM 20%
R21831
20.51MF-LF 1%
R21901
2 402
1.11%
10uF
20%
6.3V X5R
C21301 2CRITICAL
D3L POLY 20%
330uF
C21201 2CRITICAL
D3L POLY 20%
330uF
C2174
1
2 20%
603
10uF
6.3V X5R
C21731 2
0.1uF
R21951
2 402 MF-LF 1%
1/16W1.1
10uF
20%
6.3V X5R
C21961 2 CERM-X5R
22uF
20%
6.3V 805-3
C2171
1
2 X5R10V402
1uF
C21701 2 603 6.3V20%
10uF
R2170
603 5%
MF-LF0
22uF
20%
6.3V 805-3
C21411 2
CERM 603
C21401 2CRITICAL
D3L POLY 20%
R2141
1 0 2 5%
1/10W 603
C21451 2
22uF
805-3 6.3V20%
CERM-X5R
R2145
1 0 2
603 MF-LF 5%
C2148
1
2 CERM 20%
R2185
1 10 2
MF-LF 1%
1/16W 402
D2185
BAT54E3SOT23
C21501 2 CERM-X5R
22uF
20%
805-3 6.3V
2.2uF
603 CERM1
C2177
1
2 603
10uF
20%
6.3V X5R
6.3V X5R
6.3V X5R
C21811 2
22UF
20%
6.3V CERM-X5R 805-3
22UF
20%
6.3V CERM-X5R 805-3
22uF
NB Standard DecouplingSYNC_MASTER=T9_NOME
88
21SYNC_DATE=01/17/2007
MAKE_BASE=TRUE
PP1V05_S0_NB_VCCPEG
MIN_NECK_WIDTH=0.2 MM VOLTAGE=1.05V MIN_LINE_WIDTH=0.5 MM
PP1V25_S0PP1V8_S3_ISNSPP1V05_S0
PP1V25_S0M_NB_VCCA_SM_CK
MIN_LINE_WIDTH=0.4 MM VOLTAGE=1.25V MIN_NECK_WIDTH=0.2 MM
PP1V05_S0
MIN_LINE_WIDTH=0.5 MM
PP1V05_S0_NB_VCCPEG
MIN_NECK_WIDTH=0.2 MM VOLTAGE=1.05V
PP1V25_S0M_NB_VCCA_HPLL
MIN_LINE_WIDTH=0.25 MM VOLTAGE=1.25V MIN_NECK_WIDTH=0.2 MM
GNDPP3V3_S0
PPVCORE_S0_NB_R
MIN_LINE_WIDTH=0.3 MM VOLTAGE=1.25V MIN_NECK_WIDTH=0.2 MM
PP1V25_S0M_NB_VCCA_MPLLPP1V25_S0
PP1V25_S0
MIN_LINE_WIDTH=0.3 MM VOLTAGE=1.25V MIN_NECK_WIDTH=0.2 MM
PP1V25_S0M_NB_MPLL_RC
PP1V25_S0
PP3V3_S0
MIN_NECK_WIDTH=0.2 MM VOLTAGE=3.3V
PP1V25_S0M_NB_VCCA_SM
MIN_LINE_WIDTH=0.4 MM VOLTAGE=1.25V MIN_NECK_WIDTH=0.2 MM
MIN_NECK_WIDTH=0.2 MM
PP1V25_S0_NB_PEGPLL_RC
MIN_LINE_WIDTH=0.25 MM VOLTAGE=1.25V
PP1V25_S0
MIN_LINE_WIDTH=0.25 MM MIN_NECK_WIDTH=0.2 MM VOLTAGE=1.8V
Trang 22IN IN
OUT
EN NR/FBINGND
D
SIZE
OF SHT DRAWING NUMBER
NOTICE OF PROPRIETARY PROPERTY
I TO MAINTAIN THE DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IN WHOLE OR PART
II NOT TO REPRODUCE OR COPY IT AGREES TO THE FOLLOWING PROPERTY OF APPLE COMPUTER, INC THE POSSESSOR THE INFORMATION CONTAINED HEREIN IS THE PROPRIETARY
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
B C D
Layout Note: Route to cap, then GND
Vout = 1.25V (Factory Programmed)
7700 mA
NOTE: This filter is required even if using only external graphics.
GMCH Graphics Core Power
VCCD_TVDAC also powers internal thermal sensors
R22991
2
2.37K1%
1/16W 402
15
C22651 2 6.3V 402 10%
C22661 20.01UFCERM 402 16V
R2261
1 2 1/16W
NO STUFF
R2262
14.72
MF-LF 5%
402 1/16W
C2262
1
210V402 CERM 20%
0.1uF
C22601 2 603
10UF
20%
6.3V X5R
CERM
C2221
1
2 402 10%
6.3VCRITICALCASE-D3L
0.1uF
C2216
1
2 CERM 402
10uF
PLACEMENT_NOTE=Place in GMCH cavity
X5R 6.3V 20%
C2212
1
2 805-3 CERM-X5R
470UF
D2T 2.5V
C22101
2 3 TANT
CRITICAL470UF
D2T 2.5V20%
C2226
1
26.3V402 10%
1UF
C2214
1
2 402
NB_CLK100M_DPLLSS_NNB_CLK100M_DPLLSS_PNB_CLK100M_DPLLSS_N
NB_CLK100M_DPLLSS_P
PPVCORE_S0_NB_R
PPVCORE_S0_NB_RLVDS_IBG
PP1V8_S0
VOLTAGE=1.25V MIN_NECK_WIDTH=0.2 MM
MIN_LINE_WIDTH=0.4 MM VOLTAGE=1.25V MIN_NECK_WIDTH=0.2 MM
PP1V25_S0_NB_DPLLPP1V8_S0
P1V25S0NBDPLL_NR
GNDGNDGNDGND
GNDGNDGNDGND
GNDGND
GNDGND
GNDGNDGNDGNDGNDGNDGNDGND
GND
GND
GNDGND
GND
GNDGND
GNDGNDGND
GNDGND
Trang 23SATA0RXP SATA0RXN SATALED*
RTCRST*
HDA_BIT_CLK
DDREQ
RTCX1 RTCX2
DCS1*
DCS3*
IDEIRQ DDACK*
IORDY
DIOR*
DIOW*
DD11 DD12
DD4 DD2
DD14 DD0
DD9
LDRQ0*
FWH2/LAD2 FWH3/LAD3 FWH1/LAD1
LDRQ1*/GPIO23
FWH0/LAD0
FWH4/LFRAME*
HDA_SDIN0 HDA_SYNC
SATA1TXN SATA1TXP
HDA_SDIN1 HDA_SDIN2
RCIN*
SATA0TXP SATA0TXN
CPUPWRGD/GPIO49
SMI*
A20M*
SATA1RXP SATA1RXN
SATARBIAS SATARBIAS*
DA2 DD6
STPCLK*
TP8
DA0 DA1 HDA_DOCK_RST*/GPIO34
INTRUDER*
LAN_TXD0
LAN100_SLP
LAN_RSTSYNC LAN_RXD0 LAN_RXD1 LAN_RXD2
DD7
LAN_TXD2 LAN_TXD1
GLAN_DOCK*/GPIO13
GLAN_COMPI GLAN_COMPO
IN IN
BI
BI BI BI
BI OUT
OUT
IN IN
OUT OUT
IN IN OUT OUT
IN IN
OUT OUT
IN IN
IN IN
OUT OUT
IN
OUT
OUT OUT OUT IN IN IN
BI
BI BI
BI
BI BI
BI BI
BI
BI BI
BI BI BI
BI BI
OUT OUT OUT
OUT
OUT OUT
OUT OUT OUT
IN IN
OUT OUT
OUT OUT
OUT OUT
D
SIZE
OF SHT DRAWING NUMBER
NOTICE OF PROPRIETARY PROPERTY
I TO MAINTAIN THE DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IN WHOLE OR PART
II NOT TO REPRODUCE OR COPY IT AGREES TO THE FOLLOWING PROPERTY OF APPLE COMPUTER, INC THE POSSESSOR THE INFORMATION CONTAINED HEREIN IS THE PROPRIETARY
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
B C D
INT PD INT PU
INT PD INT PD INT PD INT PD INT PD INT PD
INT PU INT PU
INT PU
U2300
AF13 AG26
AG29
AA4 AA1 AB3
Y6 Y5
V1 U2
T4 V6 V5 U1 V2 U6
V3 T1 V4 T5 AB2 T6 T3 R2
Y2
W5
W4 W3
AF26 AE26 AD24
E5 F5 G8 F6 C4
B24
D25 C25 AH21
AJ16
AE10 AG14
AE14 AJ17 AH17 AH15 AD13
AE13 AJ15
Y3
AF27 AE24 AC20
AD22 AF25
Y1
AD21
D22 C21 B21 C22 D21 E20 C20
G9 E6
AD23 AH14
AF23
AG25 AF24
AF6 AF5 AH5 AH6
AG3 AG4 AJ4 AJ3
AF2 AF1 AE4 AE3
AB7 AC6 AF10
AG2 AG1
AG28 AA24 AE27
1/16W 402
R2302
1
2 1/16W24.91%
402
R2301
1
2 1/16W 402 MF-LF
332K1%
402 MF-LF
10K
10 16 46 79 R2308
402
24.91/16W1% PLACEMENT_NOTE=Place R2308 within 50mm of U2300
34
R23001
2 MF-LF 402
332K1%
1/16W
R23031
2 402 MF-LF 5%
1/16W 402
R23051
254.9402 MF-LF 1%
R2315 1 2
402 5% MF-LF
33
1/16W
R2316 33 1 2
402 MF-LF 1/16W 5%
R2311
1
2 5%
10KMF-LF 402 1/16W
42 82
42 82
SB Enet, Disk, FSB, LPC
SYNC_DATE=01/17/2007SYNC_MASTER=T9_NOME
051-7225
8823
10.0.0
TP_HDA_SDIN2TP_HDA_SDIN3HDA_SDIN0
TP_LAN_D2R<1>
TP_ENET_GLAN_CLK
TP_HDA_SDIN1
SATA_A_D2R_NHDA_SDOUT
HDA_RST_L
HDA_BIT_CLKHDA_SYNC
HDA_SDOUT_R
HDA_RST_L_RHDA_SYNC_RHDA_BIT_CLK_R
SATA_RBIASSATA_RBIAS
SB_CLK100M_SATA_NSB_CLK100M_SATA_PTP_SATA_C_R2DPTP_SATA_C_R2DN
TP_SATA_C_D2RNTP_SATA_C_D2RP
TP_SATA_B_R2DPTP_SATA_B_R2DN
SATA_A_R2D_C_NSATA_A_R2D_C_P
TP_SB_SATALED_L
SATA_A_D2R_P
TP_LAN_D2R<2>
TP_SB_TP8SB_RCIN_L
IDE_PDIOR_LIDE_PDIOW_L
IDE_PDCS1_LIDE_PDCS3_L
CPU_DPRSTP_LCPU_DPSLP_LCPU_A20M_L
EXTGPU_PWR_ENLPC_FRAME_LLPC_AD<3>
SB_LAN100_SLPSB_INTVRMEN
Trang 24PETN1 PERP1
OC4*/GPIO43 OC5*/GPIO29 OC6*/GPIO30 OC7*/GPIO31 OC8*
OC9*
SPI_MOSI
OC0*
OC1*/GPIO40 OC2*/GPIO41 OC3*/GPIO42
PERN5
DMI1RXN DMI1RXP DMI1TXN DMI1TXP
DMI0RXN DMI0RXP DMI0TXN DMI0TXP
DMI_CLKN DMI_CLKP PETP1
USBP9N USBP9P
PERN2
USBP7N USBP7P USBP8N USBP8P
PETN2
USBP6N USBP6P
PERP3
USBP4N USBP4P USBP5N USBP5P
PETN3 PETP3
USBP3N USBP3P
PERN4 PERP4
USBP1N USBP1P USBP2N USBP2P
PETN4 PETP4
USBP0N USBP0P PERP5
SPI_MISO
USBRBIAS USBRBIAS*
PETP5
PERN6/GLAN_RXN PERP6/GLAN_RXP PETN6/GLAN_TXN PETP6/GLAN_TXP
SPI_CLK SPI_CS0*
DMI3RXN DMI3RXP DMI3TXN DMI3TXP
DMI2RXN DMI2RXP DMI2TXN DMI2TXP
DMI_IRCOMP DMI_ZCOMP
IN IN OUT OUT
IN IN OUT OUT
IN IN OUT OUT
IN IN
BI BI BI BI BI BI BI BI BI BI BI BI BI BI BI BI BI BI BI BI
IN IN OUT OUT
IN IN OUT OUT
BI BI
BI BI
AD4 AD5
AD9
PIRQF*/GPIO3 PIRQE*/GPIO2
AD30 AD29
AD24 AD23 (3 OF 6)
INTERRUPT I/F
PCI
BI BI
BI BI BI
BI BI
BI BI BI
BI BI
BI BI BI
BI BI
BI BI BI
BI BI
BI BI BI
BI BI
BI BI BI
BI BI
BI
BI BI
BI
IN IN
IN
BI BI BI BI
BI BI OUT BI BI BI
BI BI BI
BI
OUT IN
BI BI
IN
IN
IN IN IN
OUT IN
NOTICE OF PROPRIETARY PROPERTY
I TO MAINTAIN THE DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IN WHOLE OR PART
II NOT TO REPRODUCE OR COPY IT AGREES TO THE FOLLOWING PROPERTY OF APPLE COMPUTER, INC THE POSSESSOR THE INFORMATION CONTAINED HEREIN IS THE PROPRIETARY
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
B C D
NOTE: GNT[0-3]# have internal 20K pull-upsenabled only when PCIRST# = 0 and PWROK = 1
If used, ensure GNT2# is not low when PWROKrises, or PCIe ports 5 & 6 will be disabled
FireWire INT*
INT PU
INT PU INT PU INT PU INT PU
Provide a pull-down on this GPIO if not used
R2415 pull-down on GNT0#
selects SPI ROM by default
SB BOOT BIOS SELECT
I/F LPC
Nineveh-GLCIYukon-PCIEPCIe Mini Card
Ethernet(AirPort)FireWireExpressCardSpares
INT PD INT PD INT PD
INT PU INT PU INT PU INT PU
INT PD
INT PD INT PD INT PD
INT PD INT PD INT PD INT PD INT PD
External C
CameraAirPort (PCIe Mini-Card)
ExpressCardExternal BGeyser Trackpad/Keyboard
External A
External D / WWAN
BluetoothIR
NOTE: USBP[0-9]P/N have internal 15K pull-downs
R24081
2 1/16W 402
10K
402 MF-LF
R24001
2 MF-LF 5%
MF-LF 402 1/16W
10K
R2401
1
2 1/16W
10K
5%
402 MF-LF
R24021
2
10K
MF-LF 5%
402
R24041
2 5%
MF-LF
10K
1/16W 402
10K
U2300 V27
V26 U29 U28
Y27 Y26 W29 W28
AB26 AB25 AA29 AA28
AD27 AD26 AC29 AC28
T26 T25
Y24 Y23
AJ19 AG16 AG15 AE15 AF15 AG17 AD12 AJ18 AD14 AH18
F21 D23
G3 G2 H5 H4 H2 H1 J3 J2 K5 K4 K2 K1 L3 L2 M5 M4 M2 M1 N3 N2
F3 F2
124.92 1/16W MF-LF 402 1%
1 2 1/16W1%
402 MF-LF
A12 E16 A14 G16 A15 B6 C11 A9 D11 B12 D19
C12 D10 C7 F13 E11 E13 E12 D8 A6 E8 A20
D6 A3
D17 A21 A19 C19 A18
E15 F16 E17
B10
G6
A7
F9 B5 C5 A10
F8 G11 F12 B3
R24062
1
10K
MF-LF 5%
1/16W 402
R2415
1
21KMF-LF 5%
USB_EXTA_NUSB_EXTA_PUSB_MINI_NUSB_MINI_PUSB_WWAN_NUSB_WWAN_PUSB_CAMERA_PUSB_CAMERA_NUSB_IR_NUSB_IR_PUSB_TPAD_NUSB_BT_NUSB_TPAD_PUSB_BT_PUSB_EXTB_NUSB_EXTB_PUSB_EXCARD_NTP_USB_EXTCNUSB_EXCARD_PTP_USB_EXTCP
PCIE_MINI_R2D_C_N
PCIE_EXCARD_D2R_NTP_PCIE_B_R2D_C_PTP_PCIE_B_D2R_PTP_PCIE_A_D2R_N
SPI_CE_R_L<0>
SPI_SCLK_RPCIE_ENET_R2D_C_PPCIE_ENET_R2D_C_NPCIE_ENET_D2R_PPCIE_ENET_D2R_NPCIE_MINI_R2D_C_P
SPI_SO
PCIE_MINI_D2R_P
TP_PCIE_FW_R2D_C_PTP_PCIE_FW_R2D_C_NTP_PCIE_FW_D2R_PTP_PCIE_FW_D2R_NPCIE_EXCARD_R2D_C_PPCIE_EXCARD_R2D_C_NPCIE_EXCARD_D2R_P
TP_PCIE_B_R2D_C_NTP_PCIE_B_D2R_N
PCIE_MINI_D2R_N
USB_EXTD_OC_L
SPI_SI_R
EXCARD_OC_LUSB_EXTB_OC_LPM_LATRIGGER_L
TP_PCIE_A_D2R_PTP_PCIE_A_R2D_C_N
ODD_PWR_EN_L
INT_PIRQC_L
INT_PIRQF_L
PCI_LOCK_LPCI_FW_REQ_L
PCI_FRAME_LPCI_IRDY_LPCI_STOP_L
PCI_REQ2_LINT_PIRQA_LINT_PIRQB_LINT_PIRQD_LINT_PIRQE_L
USB_EXTA_OC_LSB_GPIO40PP3V3_S5
MAKE_BASE=TRUEPCI_FW_GNT_LPCI_FW_GNT_L
TP_PCI_PME_L
TP_SB_GPIO53
PCI_REQ1_LTP_SB_GPIO51
TP_SB_GPIO55
PCI_FW_REQ_L
PCI_REQ2_LODD_RST_5VTOL_L
PCI_CLK33M_SBPLT_RST_L
INT_PIRQF_LINT_PIRQE_LDVI_HOTPLUG_DETODD_PWR_EN_L
Trang 25OUT OUT BI IN BI
IN IN
SMBALERT*/GPIO11 STP_PCI*/GPIO15 BMBUSY*/GPIO0 SYS_RESET*
SUS_STAT*/LPCPD*
QRT_STATE0/GPIO27 THRM*
SMLINK0
GPIO12
SPKR SDATAOUT1/GPIO48 QRT_STATE1/GPIO28
SLP_S5*
GPIO20 GPIO8 WAKE*
CL_DATA1 SLP_S4*
EC_ME_ALERT/GPIO14 TACH0/GPIO17
CLK14
SCLOCK/GPIO22
SATA3GP/GPIO37
SATACLKREQ*/GPIO35 STP_CPU*/GPIO25
CLK48
SMBCLK SMBDATA
OUT
OUT IN
IN
IN IN
BI BI
OUT IN IN
BI BI
IN
IN
OUT OUT
OUT
IN
OUT OUT
D
SIZE
OF SHT DRAWING NUMBER
NOTICE OF PROPRIETARY PROPERTY
I TO MAINTAIN THE DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IN WHOLE OR PART
II NOT TO REPRODUCE OR COPY IT AGREES TO THE FOLLOWING PROPERTY OF APPLE COMPUTER, INC THE POSSESSOR THE INFORMATION CONTAINED HEREIN IS THE PROPRIETARY
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
B C D
See note below
have been up for at least 1ms
PM_LAN_ENABLE must remain deasseteduntil VccCL3_3, VccLAN3_3 and VccLAN1_05
INT PU
NOTE: ICH CLPWROK input must be PWRGD signal for PP3V3_S0M, PP3V3_S0MWOL, PP1V8_S3M, PP1V25_S0M, PP1V05_S0M, PP0V9_S3M and PP0V9_S0M
If ME/AMT is not used, short CLPWROK to PWROK
PLACE R2511-16 WHERE PHYSICALLY ACCESSIBLE LAYOUT NOTE:
INT PU INT PU INT PU
INT PD
INT PD
INT PU
for XOR chain testing
Test access required
1/16W
R2515
1
2402MF-LF 5%
1/16WARB_ONLY
R2511
1
2402
10K5%
1/16W
R25021
2 402 MF-LF
10K5%
1/16W
R2504
1
2 1/16W 5%
10K402
R2500
1
2402MF-LF 5%
1K
R25071
2 MF-LF 5%
8.2K402
R2506
1
2 MF-LF
10K5%
402
R25051
2 MF-LF 5%
8.2K1/16W 402
U2300
AE21 AG12
E1
F23 AE18
F22 AF19
AJ23
D24 AH23
AG9 G5
AH11
E3 AJ14
AF22
AC19
AH12 AE11 AE16
AH20 AG21
AJ27
C2 AE23
AH25 AD16
AF17
AG27 AH27
AJ12 AJ10 AF11 AG11
AG13 AG10
AJ11 AD10
AF12
AF9
AJ25
AG23 AF21 AD18 AG22
AJ26 AD19
AC17 AE19
AD9
AG18 AE20
AD15
AG8
AJ8 AJ9 AH9 AC13
AJ21
AJ22 AJ20 AE17
NO_REBOOT_MODE1K
5%
1/16W 402
3.24K402
R2527
1
2 MF-LF 1%
453402
C25001 2 X5R
0.1uF10%
402
R2529
1
2453MF-LF 1%
1/16W 402
R2528
1
2 MF-LF 1%
3.24K402
C25011 20.1uFX5R 10%
1/16W 402
MF-LF10K1/16W
R2544
402
8.2K1/16W 5%
R2545
402 1%
1/16W10K
MF-LF
R2531
402 1%
MF-LF10K
R2530
402 1%
MF-LF10K
1/16W
R25521
2 5%
10K1/16W 402
R25501
2 402 1/16W 5%
MF-LF10K
R2553
1
2
8.2K5%
1/16W 402
R2551
1
2402MF-LF 5%
8.2K1/16W
R2546
402
10K1/16W1%
R25322
1 1/16W5%
402 MF-LF
110KMF-LF 5%
1/16W 402
R2535
2
1 5%
40210KMF-LF
77 R25472
1 40210KMF-LF 5%
R25241
2 MF-LF 5%
402100K
SB Pwr Mgt, GPIO, Clink
SYNC_DATE=01/22/2007SYNC_MASTER=T9_NOME
051-7225
8825
10.0.0
SATA_B_DET_L
TP_CLINK_WLAN_DATASB_CLINK_VREF0
ARB_DETECT_LSB_GPIO10_CL1SB_GPIO14_CL2WOL_EN
PM_SLP_S3_LSB_CLK14P3M_TIMER
SB_CLINK_VREF1
PCI_PME_FW_LSATA_B_PWR_EN_L
INT_SERIRQ
SMC_WAKE_SCI_LPP3V3_S5
SB_SCLOCK
SB_SLOAD
PM_THRM_LVR_PWRGD_CLKENPM_SUS_STAT_L
NB_SB_SYNC_LSB_SATA_CLKREQ_L
LINDACARD_GPIOPM_BMBUSY_L
CLINK_NB_DATATP_CLINK_WLAN_CLK
PM_BATLOW_L
PM_S4_STATE_LPM_SB_PWROK
PM_SLP_S5_LTP_PM_SLP_S4_LPM_SYSRST_L
SMBUS_SB_ME_SDASMBUS_SB_SDA
TP_SB_TP7
TP_SB_TP3
FWH_MFG_MODESATA_B_PWR_EN_L
ARB_DETECT_LFWH_MFG_MODEPP3V3_S5
PM_STPCPU_LPM_CLKRUN_L
TP_SB_GPIO6
CLK_PWRGDPM_DPRSLPVR
SB_SDATAOUT<0>
SB_SDATAOUT<1>
TP_SB_GPIO20SB_GPIO18EXTGPU_RST_LLAN_PHYPCPCI_PME_FW_L
PP3V3_S5CLINK_NB_RESET_L
PCIE_WAKE_L
PM_RI_L
CLINK_NB_CLKTP_PM_SLP_M_LPM_SB_PWROKPM_RSMRST_LPM_LAN_ENABLE
Trang 26VCC_DMI
VCC3_3
VCC1_05 V5REF
VCCCL1_5 VCCGLANPLL
VCC1_5_A
VCCUSBPLL
VCC1_5_A VCC1_5_A VCC1_5_A
NOTICE OF PROPRIETARY PROPERTY
I TO MAINTAIN THE DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IN WHOLE OR PART
II NOT TO REPRODUCE OR COPY IT AGREES TO THE FOLLOWING PROPERTY OF APPLE COMPUTER, INC THE POSSESSOR THE INFORMATION CONTAINED HEREIN IS THE PROPRIETARY
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
B C D
Current figures provided assume 1.5V
Current numbers from ICH8M Max Power Estimates Rev 2.0, doc #610194
402
C2601
1
2 402 CERM 10V0.1uF
M16 M17 M23 M28 M29 M3 N1 N11 N12 N13 AD17
N14 N15 N16 N17 N18 N26 N27 N4 N5 N6 AD20
P12 P13 P14 P15 P16 P17 P23 P28 P29 R11 AD28
R12 R13 R14 R15 R16 R17 R18 R28 R4 T12 AD29
T13 T14 T15 T16 T17 T2 U12 U13 U14 U15 AD3
U16 U17 U23 U26 U27 U3 U5 V13 V15 V28 AD4
V29 W2 W26 W27 Y28 Y29 Y4 AB4 AB23 AB5 AD6
AB6 AD5 U4 W24
A1 A2
B1 B29
A28 A29 AH1 AH29 AJ1 AJ2 AJ28 AJ29
G4
AC23 AC24
A13 B13
L14 L16 L17 L18 M11 M18 P11 P18 T11 T18 C13
U18 V17 V14 V11 U11 V18 V16 V12
C14 D14 E14 F14 G14 L11 L12
AE7 AF7
AC10 AC9 AA5 AA6 G12 G17 H7 AC7 AD7
F1 AG7
L6 L7 M6 M7
W23
AH7 AJ7
AC1 AC2 AC3 AC4 AC5
AA25 AA26
E27 F24 F25 G24 H23 H24 J23 J24 K24 K25 AA27
L23 L24 L25 M24 M25 N23 N24 N25 P24 P25 AB27
R24 R25 R26 R27 T23 T24 T27 T28 T29 U24 AB28
W25 V24 U25 Y25 V25 V23
AB29 D28 D29 E25 E26
AF29
AD2
W6 W7 Y7 A8 B15 B18 B4 B9 C15 D13 AC8
D5 E10 E7 F11
AD8 AE8 AF8
AA3 U7 V7 W1
AE28 AE29
G22
A22
F20 G21
R29
B27 A27 B28 B26 A26 B25 A24
AC12
F17 G18
F19 G20
AD25
AJ6
J6 AF20
AC16 J7 C3 AC18
P1 P2 P3 P4 P5 R1 R3 R5 R6
AC21 AC22 AG20 AH28
P6 P7 C1 N7
AD11
D1
BGA
ICH8MOMIT
SYNC_MASTER=T9_NOME
051-7225
8826
TP_VCCLAN1_05_INTERNAL_REG2TP_VCCLAN1_05_INTERNAL_REG1
Trang 27NOTICE OF PROPRIETARY PROPERTY
I TO MAINTAIN THE DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IN WHOLE OR PART
II NOT TO REPRODUCE OR COPY IT AGREES TO THE FOLLOWING PROPERTY OF APPLE COMPUTER, INC THE POSSESSOR THE INFORMATION CONTAINED HEREIN IS THE PROPRIETARY
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
B C D
PLACEMENT NOTE:
ON SECONDARY SIDE OR 3.56MM ON PRIMARY
(ICH Reference for 5V Tolerance on Core Well Inputs)
PLACE C2704 < 2.54MM OF PIN G4 OF SBPLACEMENT NOTE:
(ICH GLAN PLL PWR)ICH VCCGLANPLL Filter
ICH V5REF_SUS Filter & Follower
ICH VCC1_5_A/ARX BYPASS(ICH LOGIC&IO[ARX] 1.5V PWR)
(ICH LOGIC&IO[ATX] 1.5V PWR)ICH VCC1_5_A/ATX BYPASS
PLACE < 2.54MM OF SB ON SECONDARY OR3.56MM ON PRIMARY NEAR PINS AE7 AJ7PLACEMENT NOTE:
PLACEMENT NOTE:
PLACE < 2.54MM OF SB ON SECONDARY ORPLACEMENT NOTE:
(ICH USB CORE 1.5V PWR)
PLACE < 2.54MM OF SB ON SECONDARY OR
ICH USB CORE/VCC1_5_A BYPASS
3.56MM ON PRIMARY NEAR PINS F1 M7
PLACE C2715 NEAR PIN D1 OF SB
ICH VCCUSBPLL BYPASS(ICH USB PLL 1.5V PWR)
PLACEMENT NOTE:
PLACE < 2.54MM OF SB ON SECONDARY
OR 3.56MM ON PRIMARY NEAR PIN AE29
PLACE NEAR PINS AC23,AC24 OF SB
PLACEMENT NOTE:
F19 AND G20PLACE CAP UNDER SB NEAR PINS
ICH VCC_PAUX/VCCLAN3_3 BYPASS(ICH LAN I/F BUFFER 3.3V PWR)
ICH IDE/VCC3_3 BYPASS(ICH IDE I/O 3.3V PWR)
(ICH PCI I/O 3.3V PWR)ICH PCI/VCC3_3 BYPASS
(ICH INTEL HDA CORE 3.3V/1.5V PWR)ICH VCCHDA BYPASS
PLACEMENT NOTE:
PLACEMENT NOTE:
PLACE CAP < 2.54MM OF SB ON SECONDARY
OR 3.56MM ON PRIMARY NEAR PIN AF29
DISTRIBUTE IN PCI SECTION OF SBNEAR PINS A8 F11
PLACE < 2.54MM OF SB ON SECONDARY OR3.56MM ON PRIMARY NEAR PINS AA3 Y7
1 mA S0-S5
1 mA S0-S5
ON SECONDARY SIDE OR 3.56MM ON PRIMARY
PLACE C2703 < 2.54MM OF PIN A16 T7 OF SB
PLACE CAPS < 2.54MM OF SB ON SECONDARY
OR 3.56MM ON PRIMARY NEAR PIN A24PLACEMENT NOTE:
SECONDARY SIDE OR 3.56MM ON PRIMARYPLACE CAPS < 2.54MM OF SB ONPLACEMENT NOTE:
(ICH SUSPEND USB 3.3V PWR)
PLACE C2736 NEAR PIN B27 A26
DISTRIBUTED BETWEEN AA25 V23
ON SECONDARY SIDE OR 3.56MM ON PRIMARYPLACE C2700 & C2705-07 < 2.54MM OF SB
C27001 2
0.1UF
R2700
1 1 2 1/10W5%
603
C27241 2
4.7UF
6.3V20%
CERM 603
D2702
4
3 2 SOT-363BAT54DW
X5R 6.3V20%
10UF
603
C27031
2 X5R 10%
0.1UF
C2711
1
21UF
10%
402 CERM
C2732
1
22.2uF603 CERM1 20%
6.3V
C2736
1
26.3V20%
CERM 6034.7uF
C2733
1
24.7uFCERM 603 20%
6.3V
C2741
1
2 X5R 402 16V
CERM-X5R
C2702
1
2 X5R 10%
0.1UF
R2735
402 5%
MF-LF0
R27022
1100MF-LF 5%
402
R27012
110MF-LF 5%
C2705
805-3 6.3V 20%
22UFCERM-X5R
C2706
22UF805-3 CERM-X5R 6.3V 20%
C2707
6.3V 20%
CERM12.2UF603
C2701
1
2 402 CERM 16V
0.01UF
10%
C27081 2 603
10UF
20%
6.3V X5R
C2717
6.3V 402
1UF10%
C2714
1
26.3V402 10%
1UF
C2715
1
2 X5R 402 16V
0.1UF
C2718
1
2 X5R 402 16V
0.1UF
C2726
1
2 X5R 402 16V
2 X5R 402 16V
2 X5R 402 16V
PP3V3_S5PP3V3_G3_SB_RTC
PP3V3_S5
MIN_NECK_WIDTH=0.2 mm MAKE_BASE=TRUE VOLTAGE=1.5V
PP1V5_S0_SB_VCC1_5_B
PP1V5_S0_SB_VCC1_5_B
VOLTAGE=1.5V MIN_NECK_WIDTH=0.25MM MIN_LINE_WIDTH=0.5MM
PP1V5_S0_SB_VCCSATAPLL
PP1V5_S0_SB_VCCDMIPLL
VOLTAGE=1.5V MIN_NECK_WIDTH=0.25MM MIN_LINE_WIDTH=0.5MM
PP1V5_S0_SB_VCCSATAPLL_F
MIN_NECK_WIDTH=0.25MM MIN_LINE_WIDTH=0.5MM VOLTAGE=1.5V
MIN_NECK_WIDTH=0.25MM MIN_LINE_WIDTH=0.5MM VOLTAGE=1.5V
PP1V5_S0_SB_VCCDMIPLL_F
VOLTAGE=5V MIN_NECK_WIDTH=0.25MM MIN_LINE_WIDTH=0.3MM
PP3V3_S5
PP3V3_S0
PP3V3_S5PP3V3_S0
PP3V3_S0PP3V3_S0PP3V3_S0
PP3V3_S0PP3V3_S0
PP1V05_S0
PP1V05_S0PP1V25_S0PP1V5_S0PP1V5_S0
PP1V5_S0
PP1V5_S0PP5V_S5
Trang 28IN
NC NC
OUT
OUT OUT
OUT IN
OUT OUT OUT
OUT IN
132
A
B Y
NOTICE OF PROPRIETARY PROPERTY
I TO MAINTAIN THE DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IN WHOLE OR PART
II NOT TO REPRODUCE OR COPY IT AGREES TO THE FOLLOWING PROPERTY OF APPLE COMPUTER, INC THE POSSESSOR THE INFORMATION CONTAINED HEREIN IS THE PROPRIETARY
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
B C D
518S0487 fault protection for RTC battery
CPU VCore ForcePSI
SB RTC Crystal
NCNOTE: R2800 and D2805 form the double-
This part is never stuffed,
it provides a set of pads
on the board to short or
PWROK Circuit
RTC Power Sources
System Reset "Button"
(RC should reach schmitt triggerthreshold at approx 1.65ms nominalw/ 1K pullup on PM_ALL_GPU_PGOOD)
This delay ensures that GPU clocksrun before GPU is released from reset
GPU_IOENABLE_RC is used to isolatecertain GPU signals from the rest
of the system RC allows reset toget clocked into chip and preventsglitch that would otherwise beinjected due to sharp reset edge
NC
Unbuffered
NC
to solder a reset button
Platform Reset Connections
PCI Reset Connections
NC
Muxed GFX GPU Reset Support
and isolating FET Cgs
VRMPWRGD Inverter
Coin-Cell Connector
R2806
1 2 1/16W5%
1M
402 5%
402 1/16W
C2810
1 2
CERM 5%
50V 402
12pF
C2811
1 2 5%
50V
12pF
402 CERM
1/16W 402
R28111
2 1/16W
100
5%
R2863
1 2 1/16W5%
1/16W 402
C28401 2 10V CERM
100K
5%
1/16W
C28801 2 10V CERM
1/16W 402 MF-LF
3 2 1
4
5 MC74VHC1G08EXTGPU_RST_YES
SC70
U2840
3 2 1
4 5 SC70 MC74VHC1G08
U2830
3 2 1 4 5
OMIT
5%
0
1/10W 603
SILK_PART=SYS RST
38 R2861
1 2
402 1/16W5%
J2800
3
4
1 2 M-RT-SM
CRITICALBM02B-ACHKS-GAN-TF-LF-SN-M
R2882
1 1K 2
402 MF-LF 5%
C2882
1
2 402 CERM 10%
0.001UF
R2865
1 2 5%
402 MF-LF
402 CERM10V
R2885
1 2
402 5%
0.1UF
CERM 10V
R28861
2 1/16W 402 1%
0
U2883
5
6 4
8 3
8
7 CRITICALUS8
74LVC2G132
7 23
C28051 2 10%
1UF
6.3V 402 CERM
PP3V3_S5
GPU_IOENABLE_RCGPU_IOENABLE_RCGPU_RESET_LPP3V3_S0
SB_RTC_X2
VR_PWRGOOD_DELAYPP3V3_S0
PPVBATT_G3_RTC
VOLTAGE=3.3V MIN_NECK_WIDTH=0.2 mm
PP3V42_G3H
VOLTAGE=3.3V MIN_LINE_WIDTH=0.3 mm
PPVBATT_G3_RTC_R
MIN_NECK_WIDTH=0.2 mm
PM_SYSRST_LXDP_DBRESET_L
PM_SB_PWROKALL_SYS_PWRGD
VR_PWRGD_CLKENSB_RTC_X1_R
Trang 29IN IN OUT OUT OUT OUT OUT OUT OUT OUT OUT OUT
OUT
OUT OUT
OUT OUT
OUT
OUT
IN OUT
OUT
OUT OUT OUT OUT
IN BI
OUT
IN
BI
OUT OUT
IN
OUT OUT
OUT OUT
OUT OUT
SRC_8*
SRC_8
PCI_5/FCT_SEL PCIF_0/ITP_EN
CPU_1_MCH*
CPU_1_MCH CPU_ITP*/SRC_10*
CPU_ITP/SRC_10
VSS_SRC VSS_REF
VSS_CPU VSS_48 SDA PCIF_1
PCI_4 PCI_3 PCI_2 PCI_1
NOTICE OF PROPRIETARY PROPERTY
I TO MAINTAIN THE DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IN WHOLE OR PART
II NOT TO REPRODUCE OR COPY IT AGREES TO THE FOLLOWING PROPERTY OF APPLE COMPUTER, INC THE POSSESSOR THE INFORMATION CONTAINED HEREIN IS THE PROPRIETARY
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
B C D
FW PCI 33MHz
(INT PD*) (INT PD*)
(INT PU*)
01FCT_SEL
27MDOT_96+
PIN 6
27M w/SSDOT_96-
LCD_CLK+
SRC_0-PIN 11LCD_CLK- (For Internal Graphics)
(For External Graphics)
TP or GPU PGOOD
(INT PU*) (INT PU*)
Spare 100MHz
From ICH
ICH SIO/LPC/REF 14.318MHzICH USB/Audio 48MHz
(Or 27MHz Spread & Non-Spread for Ext GFX)
PCIe Mini Card (AirPort) 100MHz GMCH DMI/PCIe 100MHz
Spare 33MHzSpare 33MHzSpare 33MHz
Linda/LPC+ 33MHz
ExpressCard / Spare 100MHz
SMC LPC 33MHz
GMCH Display PLL B 100MHz (Int GFX) From ICH
ICH DMI/PCIe 100MHz
ICH SATA 100MHz
GPU PCIe 100MHz (Ext GFX)
ITP/XDP Host Clock (FSB/4) GMCH Host Clock (FSB/4)
One 0.1uF per power pin (place at pin)
CPU Host Clock (FSB/4)
CPU MHz
133.31
0
200.00
0
(400.0)100.0(333.3)166.6
101
00
001
11110
11
One 10uF cap per rail
(266.6)NEED TO CHECK CAP VALUE
on SLG8LP537 or device is set to CK410M mode
Yukon PCIe 100MHz
NOTE: Pin 53 was REF_1 on SLG8LP537
(*) CLKREQ# internal pull-ups/downs only on SLG2AP101, not SLG8LP537
C2910
1
26.3V20%
2 16V 402
0.1UF
C29151 2 16V 402
0.1UF
C29091 2 16V 402
18pF
C29891 2 50V5%
603
10UF 1C2908
216V402
0.1UF
C2905
1
216V402
0.1UF
C2904
1
216V402
0.1UF
C2903
1
216V402
0.1UF
C2911
1
26.3V10%
402 CERM
1UF
C29011 2 6.3V20%
603
10UF 1C2902
216V402
402 CERM
1UF
R2901
1 2 1/16W5%
402 MF-LF
2.2
R2902
1 2 1/16W5%
402 MF-LF
1
C2914
1
26.3V20%
402 MF-LF
10KXDP
14.31818CRITICAL
C2916
1
26.3V20%
42 41
56
68 1
54
47 48
10
11
13 14
15 16
18 19
21 22
23 24
26 27
29 30
33 32
46 62 66 52 31
51 50
Clock (CK505)
MINI_CLKREQ_L
TP_PCIE_CLK100M_SRC7PTP_CK505_CLKREQ7_L
CK505_CLK27M
CK505_48M_FSACK505_REF0_FSCGPU_STOP_LENET_CLKREQ_LPCIE_CLK100M_MINI_N
PP3V3_S0
CK505_PCIF0_CLK_ITPEN
CK505_PCI5_CLK_FCTSELCK505_XTAL_OUT
NB_CLK100M_PCIE_N
MIN_NECK_WIDTH=0.2mm VOLTAGE=3.3V
PP3V3_S0M_CK505_VDDA_R
PP3V3_S0
PP3V3_S0
CLK_PWRGDCK505_CLK27M_SS
PCIE_CLK100M_ENET_NPCIE_CLK100M_ENET_P
MIN_NECK_WIDTH=0.2mm VOLTAGE=3.3V
PP3V3_S0M_CK505_VDD48
SB_CLK100M_SATA_NEXCARD_CLKREQ_LPCIE_CLK100M_EXCARD_P
NB_CLK100M_DPLLSS_PNB_CLK100M_DPLLSS_N
FSB_CLK_NB_NFSB_CLK_NB_PXDP_CLK_NXDP_CLK_P
SMBUS_SB_SDACK505_PCIF1_CLK
TP_CK505_PCI4_CLKCK505_PCI3_CLKTP_CK505_PCI2_CLKCK505_PCI1_CLK
NB_CLKREQ_LSB_SATA_CLKREQ_LPEG_CLKREQ_L
FSB_CLK_CPU_P
PEG_CLK100M_GPU_PPEG_CLK100M_GPU_N
SB_CLK100M_DMI_NSB_CLK100M_DMI_P
SB_CLK100M_SATA_P
TP_PCIE_CLK100M_SRC7N
MIN_NECK_WIDTH=0.2mm VOLTAGE=3.3V
PP3V3_S0M_CK505_VDD_CPU_SRC
MIN_NECK_WIDTH=0.2mm VOLTAGE=3.3V
PP3V3_S0M_CK505_VDD_REF
MIN_NECK_WIDTH=0.2mm VOLTAGE=3.3V
PP3V3_S0M_CK505_VDD_PCI
FSB_CLK_CPU_N
PCIE_CLK100M_EXCARD_N
PM_STPCPU_LPM_STPPCI_L
CK505_FSB_TEST_MODECK505_XTAL_IN
MIN_NECK_WIDTH=0.2mm VOLTAGE=3.3V
Trang 30IN IN
IN IN
IN
IN
OUT OUT IN
OUT OUT IN
IN
OUT IN
OUT
OUT
BI
OUT OUT IN
IN IN
IN
OUT OUT IN
OUT
IN
IN IN
OUT OUT OUT
IN IN
OUT
OUT BI
OUT
OUT OUT IN
S IN
SEL
B0 GND B1
0 1
A VCC
SEL
B0 GND B1
0 1
A VCC
D
SIZE
OF SHT DRAWING NUMBER
NOTICE OF PROPRIETARY PROPERTY
I TO MAINTAIN THE DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IN WHOLE OR PART
II NOT TO REPRODUCE OR COPY IT AGREES TO THE FOLLOWING PROPERTY OF APPLE COMPUTER, INC THE POSSESSOR THE INFORMATION CONTAINED HEREIN IS THE PROPRIETARY
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
B C D
FS_A, FS_B, FS_C (Host clock freq select)
RSVD 1
FS_C FS_B FS_A
(400.0) (333.3)
(266.6) 133.3
100.0 166.6 200.0
CPU MHz
NO STUFF R3082, R3086 & R3090 for manual CPU clk frequency.
(ITP HOST 167/200MHZ)
Unused Clocks
CLKREQ# pins Support for SL8GLP537 or equiv only
Silego SLG2AP101 has internal pull-ups on all
GPU Clock Gating
NB and SATA CLKREQs are not remappable (and thusare not shown here)
10K
MF-LF 5%
R30831
2 1/16W5%
402 MF-LF
1 2 1/16W5%
402 MF-LF
0
R30871
2 MF-LF
1 33 2 1/16W5%
402 MF-LF
1/16W 402 MF-LF
13
79
10 79 R3090
1 2 1/16W5%
402 MF-LF
0
R30881
2 MF-LF 402 5%
402 MF-LF
1K
13 29 30 79 84
R3089
1 1K 2 1/16W5%
402 MF-LF
13
79
25 84 R3034
1 33 2
402 1/16W5%
1/16W
402 R3025
1 2
MF-LF 402
402 MF-LF 5%
33
R3028
1 33 2
402 1/16W5%
1 33 2 5%
1/16W 402
R30352
110KMF-LF 5%
402
R30332
1 MF-LF 402
2.2K5%
1/16W
R3046
402 5%
MF-LF10K
MF-LF10K
28
30
U3050
4 3
0SLG2AP101
R30551
2
05%
402 MF-LFSLG2AP101
GPU_STOP_LGPU_STOP_L
MAKE_BASE=TRUE
PM_ALL_GPU_PGOOD
ENET_CLKREQ_L
MAKE_BASE=TRUEENET_CLKREQ_LTP_CK505_CLKREQ7_L
ENET_CLKREQ_L
GPU_CLK27M_SS
PP3V3_S0GPU_CLK27M
GPU_CLK27M_SS_GATED
GPU_CLK27M_GATEDPM_ALL_GPU_PGOOD
MAKE_BASE=TRUEPEG_CLKREQ_L
PCIE_CLK100M_ENET_PPCIE_CLK100M_ENET_N
CK505_CLK27M
CK505_CLK27M_SS
PCI_CLK33M_LPCPLUS
NB_CLK100M_DPLLSS_PNB_CLK100M_DPLLSS_N
PCIE_CLK100M_MINI_PPCIE_CLK100M_MINI_N
SB_CLK100M_SATA_P
MAKE_BASE=TRUE MAKE_BASE=TRUE
SB_CLK100M_SATA_N
NB_CLK100M_PCIE_PNB_CLK100M_PCIE_N
SB_CLK100M_SATA_PPCIE_CLK100M_EXCARD_N
MAKE_BASE=TRUE
SB_CLK100M_DMI_N
MAKE_BASE=TRUE
SB_CLK100M_DMI_PSB_CLK100M_DMI_N
FSB_CLK_NB_N
FSB_CLK_CPU_PFSB_CLK_CPU_N
SB_CLK14P3M_TIMERCK505_REF0_FSC
Trang 31DQ43 DQ42 DQ40 DQ34
DQ1 DQ0 VSS1
DQS0*
DQS0 VSS6 DQ2 DQ3
DQ8 DQ9 VSS10 DQS1*
DQS1
DQ10 DQ11 VSS14 VSS16 DQ16 DQ17 VSS18 DQS2*
DQS2 VSS21 DQ18 DQ19 VSS23 DQ24 DQ25 VSS25 DM3 NC1 VSS27 DQ26 DQ27 VSS29 CKE0 VDD0 NC2 BA2 VDD2 A12 A9 A8 VDD4 A5 A3 A1 VDD6 A10/AP BA0 WE*
VDD8 CAS*
NC/S1*
VDD10 NC/ODT1 VSS31 DQ32 DQ33 VSS33 DQS4*
DQS4 VSS36
DQ35 VSS38
DQ41 VSS40 DM5 VSS41
VSS43 DQ48 DQ49 VSS45 NC_TEST VSS47 DQS6*
VSS49 DQ50
VSS51 DQ56
VSS53 DM7 VSS55 DQ58 DQ59 VSS57 SDA SCL VDDSPD
DM6
DQ55
DQ61
DQ46 DQ47
VSS13 DQ14 DQ15 VSS15 VSS17 DQ20 DQ21 VSS19 NC0 DM2 VSS22 DQ22 DQ23 VSS24 DQ28 DQ29 VSS26 DQS3*
DQS3 VSS28 DQ30 DQ31 VSS30 NC/CKE1 VDD1 NC/A15 NC/A14 VDD3 A11 A7 A6 VDD5 A4 A2 A0 VDD7 BA1 RAS*
S0*
VDD9 ODT0 NC/A13 VDD11 NC3 VSS32 DQ36 DQ37 VSS34 DM4 VSS35 DQ38 DQ39 VSS37 DQ44 DQ45 VSS39 DQS5*
DQS5 VSS42
VSS44 DQ52 DQ53 VSS46 CK1 CK1*
VSS48
VSS50 DQ54
VSS52 DQ60
VSS54 DQS7*
DQS7 VSS56 DQ62 DQ63 VSS58 SA0 SA1
DQ5 VSS2 VREF
VSS4
VSS8
VSS0 DQ4
VSS5 DQ6
D
SIZE
OF SHT DRAWING NUMBER
NOTICE OF PROPRIETARY PROPERTY
I TO MAINTAIN THE DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IN WHOLE OR PART
II NOT TO REPRODUCE OR COPY IT AGREES TO THE FOLLOWING PROPERTY OF APPLE COMPUTER, INC THE POSSESSOR THE INFORMATION CONTAINED HEREIN IS THE PROPRIETARY
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
B C D
6.3V
C3111
1
2 402 6.3V
6.3V
C3110
1
2 402 6.3V
C31011 22.2uF
20%
603 CERM16.3V
J3100
102B
105B
90B 89B
101B
100B 99B
98B 97B
94B 92B 93B
91B
107B
106B 85B
113B
30B 32B
164B 166B
20B 22B
36B 38B
43B 45B
55B 57B
7B
44B 46B
56B 58B
61B 63B
73B 75B
62B 64B 17B
74B 76B
123B 125B
135B 137B
124B 126B
134B 136B 19B
141B 143B
151B 153B
140B 142B
152B 154B
157B 159B
4B
173B 175B
158B 160B
174B 176B
179B 181B
189B 191B
6B
180B 182B
192B 194B
14B 16B
23B 25B
13B 11B
31B 29B
51B 49B
70B 68B
131B 129B
148B 146B
169B 167B
188B 186B 201
202
116B
86B 84B 80B
119B 115B
198B 200B 197B
138B 139B
144B 145B
DDR2 SO-DIMM Connector A
8831
MEM_A_RAS_LMEM_CS_L<0>
Trang 32DQS0*
DQ5
VSS0 DQ4
VSS5 DQ6
VSS29
DM0
VSS7
DM1 DQ7
VDD1 DQ30
DQ23 VSS22
NC/ODT1
RAS*
SA1 SA0 VSS58 DQ63 DQ62 VSS56 DQS7 DQS7*
VSS54 DQ60 VSS52 DQ54 VSS50 VSS48 CK1*
CK1 VSS46 DQ53 DQ52 VSS44 VSS42 DQS5 DQS5*
VSS39 DQ45 DQ44 VSS37 DQ39 DQ38 VSS35 DM4 VSS34 DQ37 DQ36 VSS32 NC3 VDD11 NC/A13 ODT0 VDD9 S0*
BA1 VDD7 A0 A2 A4 VDD5 A6 A7 A11 VDD3 NC/A14 NC/A15 NC/CKE1 VSS30 DQ31 DQS3 DQ29 DQ28 VSS24 DQ22 DM2 NC0 VSS19 DQ21 DQ20 VSS17 VSS15 DQ15 DQ14 VSS13 CK0*
CK0 VSS11
DQ13 DQ12
DQ47 DQ46
DQ61 DQ55 DM6
VDDSPD SCL SDA VSS57 DQ59 DQ58 VSS55 DM7 VSS53 DQ56 VSS51 DQ50 VSS49 DQS6*
VSS47 NC_TEST VSS45 DQ49 DQ48 VSS43 VSS41 DM5 VSS40 DQ41 VSS38 DQ35 VSS36 DQS4 DQS4*
VSS33 DQ33 DQ32 VSS31 VDD10 NC/S1*
CAS*
VDD8 WE*
BA0 A10/AP VDD6 A1 A3 A5 VDD4 A8 A9 A12 VDD2 BA2 NC2 VDD0 CKE0 DQ27 DQ26 VSS27 NC1 DM3 DQ25 DQ24 VSS23 DQ19 DQ18 VSS21 DQS2 DQS2*
VSS18 DQ17 DQ16 VSS16 VSS14 DQ11 DQ10 VSS12 DQS1 DQS1*
DQ9 DQ8 VSS8 DQ3 DQ2 VSS6 DQS0 VREF
DQ34
DQ40
DQ42 DQ43
DQS3*
VSS26
VSS28 VSS25
VSS10
D
SIZE
OF SHT DRAWING NUMBER
NOTICE OF PROPRIETARY PROPERTY
I TO MAINTAIN THE DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IN WHOLE OR PART
II NOT TO REPRODUCE OR COPY IT AGREES TO THE FOLLOWING PROPERTY OF APPLE COMPUTER, INC THE POSSESSOR THE INFORMATION CONTAINED HEREIN IS THE PROPRIETARY
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
B C D
NC
(For return current)
DDR2 Bypass Caps
516S0471
"Expansion" (surface-mount) slot
Signal aliases required by this page:
Power aliases required by this page:
Page Notes
ADDR=0xA4(WR)/0xA5(RD)Resistor prevents pwr-gnd short
C3213
1
2 402 CERM
1UF
10%
6.3VC3212
1
2 402 CERM
C3208
1
2 603 20%
10VC3216
1
2 402 CERM
C3215
1
2 402 CERM
1UF
10%
6.3VC3214
1
2 402 CERM
C32011 22.2uF
20%
603 CERM16.3V
J3200
102A
105A
90A 89A
101A
100A 99A
98A 97A
94A 92A 93A
91A
107A
106A 85A
113A
30A 32A
164A 166A
20A 22A
36A 38A
43A 45A
55A 57A
7A
44A 46A
56A 58A
61A 63A
73A 75A
62A 64A 17A
74A 76A
123A 125A
135A 137A
124A 126A
134A 136A 19A
141A 143A
151A 153A
140A 142A
152A 154A
157A 159A
4A
173A 175A
158A 160A
174A 176A
179A 181A
189A 191A
6A
180A 182A
192A 194A
14A 16A
23A 25A
13A 11A
31A 29A
51A 49A
70A 68A
131A 129A
148A 146A
169A 167A
188A 186A 201
202 203
204
116A
86A 84A 80A
119A 115A
198A 200A 197A
138A 139A
144A 145A
SYNC_MASTER=(M59_SYNC) SYNC_DATE=08/24/2006DDR2 SO-DIMM Connector B
Trang 33IN IN IN
IN IN
IN
IN
IN
IN IN
IN IN
IN
IN
IN IN
IN IN
IN IN IN IN
IN IN
IN IN IN IN
IN
IN IN
IN IN
IN IN
IN
IN IN
IN
IN IN
D
SIZE
OF SHT DRAWING NUMBER
NOTICE OF PROPRIETARY PROPERTY
I TO MAINTAIN THE DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IN WHOLE OR PART
II NOT TO REPRODUCE OR COPY IT AGREES TO THE FOLLOWING PROPERTY OF APPLE COMPUTER, INC THE POSSESSOR THE INFORMATION CONTAINED HEREIN IS THE PROPRIETARY
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
B C D
Ensure CS_L and ODT resistors are close to SO-DIMM connector
One cap for each side of every RPAK, one cap for every two discrete resistors
C3352
1
2 CERM 20%
56
RP3300 3 6
SM-LF 1/16W 5%
56
RP3330 3 6
SM-LF 1/16W 5%
56
RP3330 4 5
1/16W 5%
56
SM-LF
RP3330 2 7
SM-LF 1/16W 5%
56
RP3342 4 5
1/16W 5%
56
SM-LF
RP3358 4 5
SM-LF 1/16W 5%
56
RP3358 1 8
SM-LF 1/16W 5%
56
RP3366 4 5
SM-LF 1/16W 5%
56
RP3366 1 8
1/16W 5%
56
RP3305 2 7
1/16W 5%
56
SM-LF
RP3366 3 6
SM-LF 1/16W 5%
56
RP3300 2 7
1/16W 5%
56
SM-LF
RP3362 1 8
SM-LF 1/16W 5%
0.1uF
402
SYNC_DATE=11/14/2006SYNC_MASTER=(T9_NOME)
Memory Active Termination
8833
MEM_CKE<4>
MEM_A_A<13>
MEM_A_WE_LMEM_A_RAS_L
Trang 34IN
IN IN
IN BI
BI IN IN
OUT OUT IN
OUT OUT OUT
IN
IN IN
IN
OUT OUT
OUT IN
IN
OUT BI IN
BI BI
BI BI
IN BI
IN IN
OUT OUT
IN IN
IN
OUT IN
IN OUT
BI BI
IN
IN
OUT OUT
D
SIZE
OF SHT DRAWING NUMBER
NOTICE OF PROPRIETARY PROPERTY
I TO MAINTAIN THE DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IN WHOLE OR PART
II NOT TO REPRODUCE OR COPY IT AGREES TO THE FOLLOWING PROPERTY OF APPLE COMPUTER, INC THE POSSESSOR THE INFORMATION CONTAINED HEREIN IS THE PROPRIETARY
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
B C D
NC
516S0348
(Input from LIO)(Output to LIO)(Output to LIO)
Place caps close to SB
Place caps close to SB
Left I/O Board Connector
Pull-up on LIO, FETs to GND on MLB
20 21 22 23 24 25 26 27 28 29 3
30 31 32 33 34 35 36 37 38 39 4
40 41 42 43 44 45 46 47 48 49 5
50 51 52 53 54 55 56 57 58 59 6
60 61 62 63 64 65 66 67 68 69 7
70 71 72 73 74 75 76 77 78 79 8
80 81
82 83
X5R0.1uF
Left I/O Board Connector
8834
PM_WLAN_EN_LUSB_MINI_N
SMC_ENRGYSTR_LDO_EN
MAKE_BASE=TRUE
PCIE_EXCARD_D2R_NPCIE_MINI_R2D_NUSB_EXTB_NPP1V5_S0
HDA_SDOUT
PM_S4_STATE_LSMC_EXCARD_PWR_EN
USB_MINI_P
PCIE_EXCARD_R2D_C_PPCIE_EXCARD_R2D_C_N
LIO_DCIN_ISENSEPM_SLP_S3_LS5VSMC_BC_ACOKSMC_EXCARD_CPSMC_BATT_TRICKLE_EN_LSMC_BATT_ISET
SMC_SYS_ISETLIO_BATT_ISENSEUSB_EXTB_OC_LEXCARD_OC_L
PPDCIN_G3HPP3V42_G3H
LIO_PLT_RST_LMINI_CLKREQ_LEXCARD_CLKREQ_LLCDBKLT_PWRENLCDBKLT_PWM_UNBUFSMC_BATT_CHG_ENSMC_ADAPTER_ENSYS_ONEWIRE
PCIE_EXCARD_R2D_PPCIE_EXCARD_R2D_N
MAKE_BASE=TRUE
PCIE_EXCARD_D2R_P
PCIE_CLK100M_EXCARD_PPCIE_CLK100M_EXCARD_NPCIE_MINI_R2D_P
PCIE_MINI_D2R_PPCIE_MINI_D2R_NPCIE_CLK100M_MINI_PPCIE_CLK100M_MINI_NSMBUS_SB_SDASMBUS_SB_SCLUSB_EXTB_PUSB_EXCARD_PUSB_EXCARD_NSMBUS_SMC_B_S0_SCLSMBUS_SMC_B_S0_SDAPCIE_WAKE_L
HDA_SDIN0HDA_BIT_CLK
Trang 35BI BI
BI BI
BI BI
BI BI
IN IN
THRML_PAD
VMAIN_AVLBL SWITCH_VAUX VAUX_AVLBL
LED_DUPLEX*
RSVD_43 RSVD_29 RSVD_25 RSVD_24
MDIP2 MDIN2
MDIP3
XTALI MDIN3
XTALO
REFCLKP REFCLKN
RX_N RX_P
SPI_DO
SPI_CLK SPI_CS
VPD_DATA VPD_CLK
SPILED
TWSIMEDIA
MAIN CLK
TEST/RSVD
IN
OUT OUT
E2
WC*
NC0NC1VCC
VSSSCLSDA
IN OUT
NOTICE OF PROPRIETARY PROPERTY
I TO MAINTAIN THE DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IN WHOLE OR PART
II NOT TO REPRODUCE OR COPY IT AGREES TO THE FOLLOWING PROPERTY OF APPLE COMPUTER, INC THE POSSESSOR THE INFORMATION CONTAINED HEREIN IS THE PROPRIETARY
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
B C D
- =ENET_VMAIN_AVLBL (See note by pin)
NOTE: See bottom of page for
Yukon Ultra schematic support
instructions for dual Yukon EC /
YUKON_EC - Selects Yukon EC RSET value
To support Yukon EC and Ultra on the same board:
- =PP1V8R2V5_ENET_PHY
Signal aliases required by this page:
- =ENET_CLKREQ_L (NC/TP for Yukon EC)
BOM options provided by this page:
YUKON_ULTRA - Selects Yukon Ultra RSET
1000 Mbps: 150 mA
100 Mbps: 40 mA
No link: 0 mA
10 Mbps: 30 mAYukon Ultra (1.8V)
100 Mbps: 70 mA
EC:NO CONNECT EC:AVDD 2.5V
NCNCNC
NCNCNC
EC:CTRL25
(IPU) (IPU) (IPU) (IPU) (IPU) (IPU)
(IPD)
NCNCNCNCNCNCNC
NCNC
(2.5V / GND)(2.5V / 1.8V)(EC / Ultra)
- =PP1V2_ENET_PHY
- =PP3V3_ENET_PHY
Power aliases required by this page:
Page Notes
Yukon EC: Pin 42 should be NC (or TP) net
- Use 0-ohm resistors or variable supply to provide 1.8V or 2.5V to =PP1V8R2V5_ENET_PHY
- Use YUKON_EC and YUKON_ULTRA BOMOPTIONs to select stuffed part
- Connect =ENET_CLKREQ_L to clock generator via 0-ohm resistor (BOMOPTION: YUKON_ULTRA)
- Alias =YUKON_EC_PP2V5_ENET to PP1V8R2V5_ENET_PHY_AVDD, add 1x 0.1uF and 1x 0.001uF caps
1/16W 402
SIGNAL_MODEL=EMPTY
R37411
2 1/16W
49.9
MF-LF 1%
402 SIGNAL_MODEL=EMPTY
0.001UF50V CERM 10%
C3742
1
2 402
0.001UF50V CERM 10%
C3744
1
2 402
0.001UF50V CERM 10%
C3746
1
2 402
0.001UF50V CERM 10%
49.9
MF-LF 1%
402
SIGNAL_MODEL=EMPTY
R37471
2 1/16W
49.9
MF-LF 1%
49.9
MF-LF 1%
402
SIGNAL_MODEL=EMPTY
R37451
2 1/16W
49.9
MF-LF 1%
1/16W 402 SIGNAL_MODEL=EMPTY
C3735 1 2
16V X5R 402 10%
0.1uF
C3736 1 2
402 X5R 16V 10%
0.1uF
C3730 1 2
402 X5R0.1uF 10% 16V
PLACEMENT_NOTE=Place C3730 close to southbridge.
C3731 1 20.1uF 10% 16V X5R 402
PLACEMENT_NOTE=Place C3731 close to southbridge.
59
63 62 60 10
16
24 25 29 43
53 54
37 36 35 34
15 14
QFN
OMITCRITICAL
C37201 2 603
4.7UF20%
6.3V
C3724
1
2 10%
402
0.001UF
CERM 50V
C3723
1
2 X5R 10%
C37101 2 CERM4.7UF603
402
0.001UF
50V CERM
C3705
1
2 402 16V
0.1UF
C3704
1
2 402 16V
C3701
1
2 X5R 10%
402
0.1UF
C37001 2 CERM 20%
4.7UF603
U3780
3
1 2
6 5 8
4
7CRITICAL
OMITM24C08
R37801
2 1/16W 402 5%
4.7K 1R3781
2 1/16W 402 5%
4.7K
R37601
2 1/16W 402
4.7K5%
L3720
0402FERR-120-OHM-1.5A
36
36
R3760
RES,4.87K,1%,1/16W,0402,LF YUKON_EC1
10.0.0051-7225
SYNC_MASTER=T9_NOME
IC,FLASH,88E8058 ETHERNET VPD,IIC,SO8
IC,88E8058,GIGABIT ENET XCVR,64P QFN U3700 CRITICAL YUKON_ULTRA
CRITICALIC,88E8053,GIGABIT ENET XCVR,64P QFN
ENET_MDI_P<3>
ENET_MDI_N<3>
ENET_CLK25M_XTALOENET_CLK25M_XTALI
PP3V3_ENET
ENET_RESET_LENET_MDI_P<0>
PCIE_WAKE_L
PCIE_CLK100M_ENET_NENET_CLKREQ_L
ENET_MDI1ENET_MDI0
ENET_LOM_DIS_L
YUKON_RSET
PM_SLP_S3_L
TP_YUKON_CTRL12TP_YUKON_CTRL18
PCIE_ENET_D2R_C_N
PCIE_ENET_R2D_N
PCIE_ENET_D2R_PPCIE_ENET_D2R_NPCIE_ENET_R2D_C_PPCIE_ENET_R2D_C_N
YUKON_VPD_DATAPCIE_ENET_R2D_P
PP1V25_ENET
VOLTAGE=1.8V MIN_NECK_WIDTH=0.2 mm
PP1V8R2V5_ENET_PHY_AVDDPP1V9_ENET
Trang 36THRM_PAD NC
IN1
EN IN2
OUT1 OUT2 NR/FB GND
IN OUT
G D
S IN
G D
G D
S
G D
S
G D
S IN
IN
D
SIZE
OF SHT DRAWING NUMBER
NOTICE OF PROPRIETARY PROPERTY
I TO MAINTAIN THE DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IN WHOLE OR PART
II NOT TO REPRODUCE OR COPY IT AGREES TO THE FOLLOWING PROPERTY OF APPLE COMPUTER, INC THE POSSESSOR THE INFORMATION CONTAINED HEREIN IS THE PROPRIETARY
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
B C D
ENET Enable Generation
1.9V for Yukon Ultra, 2.5V for Yukon EC
NOTE: S3 term is guaranteed by FET & pull-up source, MUST BE S3 RAIL
"WLAN" = "S0" || ("S3" && "AC" && "WOW_EN")
WLAN Enable Generation
Yukon AVDDL LDO
Yukon Ultra requires 1.9V on its magnetics to pass compliance tests
EC: Vout = 2.510V
NOTE: S3 term is guaranteed by source of R3800 & Q3810, MUST BE S3 RAIL
"ENET" = "S0" || ("S3" && "AC" && "WOL_EN")
5
3 4
CRITICALSONLREG_TPS79501DRB
C38501 2 10%
402 CERM1UF
C3851
1
21UF6.3V 402 10%
R3855
1
2
16.9K1%
1/16W 402YUKON_ULTRA
R3856
1
2 MF-LF
30.1K1%
1/16W 402
C38551 2 5%
50V CERM 40233PF
Y3860
2 4 1 3 SM-3.2X2.5MM25.0000MCRITICAL
C38601 2
22PF
CERM 5%
50V 402
34
40
46
C38001 2 402 10%
13 24
34
R3810
1 2 1/16W5%
1/16W
1 2 10%
4020.01UF
CERM
Q3810
3
1 2 SOT-23NTR4101P
C3811
1
2 10%
Q3801
3
5
4 SOT-3632N7002DW-X-F
Q3800
3
5
4 SOT-3632N7002DW-X-F
10.0.0051-7225
Yukon Power Control
ENET_CLK25M_XTALOENET_CLK25M_XTALI
Trang 37TABLE_5_HEAD PART# QTY DESCRIPTION REFERENCE DESIGNATOR(S)
D
SIZE
OF SHT DRAWING NUMBER
NOTICE OF PROPRIETARY PROPERTY
I TO MAINTAIN THE DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IN WHOLE OR PART
II NOT TO REPRODUCE OR COPY IT AGREES TO THE FOLLOWING PROPERTY OF APPLE COMPUTER, INC THE POSSESSOR THE INFORMATION CONTAINED HEREIN IS THE PROPRIETARY
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
B C D
Transformers should be
mirrored on opposite
sides of the board
Short shielded RJ-45 514-0277
BOM options provided by this page:
(NONE)
(NONE)
Place close to connector
New Series Rs required for European Telecom Compliance
Signal aliases required by this page:
- =GND_CHASSIS_ENET
Place one cap at each pin of transformer
Power aliases required by this page:
C3903
1
2 10%
6.3V
1uF
CERM 402
R3903
1
2 MF-LF 402 1/16W 5%
1/16W
R39011
2 1/16W5%
402 MF-LF
75
R39001
2 1/16W5%
2 3
6 7
2 3
6 7
12
1 2 3 4 5 6 7 8
F-RT-TH-RJ45 JM36113-P2054-7FCRITICAL
C3904
1 2CRITICAL
10%
CERM1000PF
1206
RX3920
1 2 NONE 402 NONE
OMITSHORT
OMIT
RX3922
1 2 NONE
SHORT
NONE NONE 402
OMIT
RX3924
1 2 NONE
SHORT
NONE NONE 402
OMIT
RX3926
1 2 NONE
SHORT
NONE NONE 402
OMIT
RX3927
NONE 402
SHORTOMIT
Ethernet Connector
88051-7225
37
10.0.0
CRITICAL T3900,T3901
XFMR,ISO,HALF-PORT,1000T,16P,SMD,2MM
2 157S0030
ENET_CTAP_COMMONENETCONN_N<3>
ENET_CTAP3ENET_CTAP0
Trang 38BI BI BI BI BI
BI
BI BI
BI BI
BI BI BI
OUT OUT
IN
IN
IN OUT
BI
BI BI
BI
BI BI
OUT
IN IN
BI OUT
SDA SCL
PCI_AD19 PCI_AD18 PCI_AD17 PCI_AD16 PCI_AD15 PCI_AD14 PCI_AD13 PCI_AD12 PCI_AD11 PCI_AD10
PCI_AD31 PCI_AD30 PCI_AD28 PCI_AD29 PCI_AD27 PCI_AD25 PCI_AD26 PCI_AD24 PCI_AD23 PCI_AD21 PCI_AD20
PCI_AD9 PCI_AD8 PCI_AD7 PCI_AD6 PCI_AD5 PCI_AD4 PCI_AD3 PCI_AD2
PCI_PAR PCI_CLK PCI_IDSEL
GND
PCI_AD1 PCI_AD0
VCC
MFUNC G_RST_L
REG18_1 REG18_0 REG_EN_L PHY_PINT PHY_PCLK PHY_LREQ PHY_LPS PHY_LINKON PHY_LCLK PHY_D7 PHY_D6 PHY_D5 PHY_D4 PHY_D3 PHY_D1-D1
PHY_D2 PHY_D0-D0 PHY_CTL1-CTL1 PHY_CTL0-CTL0 PCI_ACK64_L PCI_TRDY_L PCI_STOP_L PCI_SERR_L PCI_RST_L PCI_REQ64_L PCI_REQ_L PCI_PME_L PCI_PERR_L PCI_IRDY_L PCI_INTA_L PCI_GNT_L PCI_FRAME_L PCI_DEVSEL_L VCCP
PCI_AD22
PCI_C_BE2_L PCI_C_BE0_L
PCI_C_BE3_L PCI_C_BE1_L
G D
S IN
G D
S
IN IN
BI BI BI BI BI BI BI BI BI BI BI BI BI BI BI BI BI BI BI
BI BI BI BI BI BI BI BI BI BI BI
D
SIZE
OF SHT DRAWING NUMBER
NOTICE OF PROPRIETARY PROPERTY
I TO MAINTAIN THE DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IN WHOLE OR PART
II NOT TO REPRODUCE OR COPY IT AGREES TO THE FOLLOWING PROPERTY OF APPLE COMPUTER, INC THE POSSESSOR THE INFORMATION CONTAINED HEREIN IS THE PROPRIETARY
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
B C D
when there’s no power on VCCPG_RST* is clamped to VCCP
aliased to the same rail)
It must not be taken high(OK if VCCP and VCC areG_RST* assertion min 2ms
10%
1uF
X5R
C400412
10%
1uF
X5R
C400312
1uF
10%
402 10V
C400212
402 10%
1uF
10V
C400112
402 10V
1uF
10%
C400012
1uF
402 10V
R4002
1
2
4.7K5%
1/16W 402
R40011
2
4.7K5%
402 MF-LF
R40801
2
5%
1/16W 4021K 1R4091
2 402 MF-LF 5%
E10 F6
A1
N12
L12N11
N6M6M7K9K8M5K3N1L4M2M11
M1L1J4H3H4J3H2G3H1F1N10
F2G4
M10K12M9N9L8M8
N8M3K5K2D3
N2L3E3
L2
B3K4
N3
L6F4J13F3D1L7L5J5
F13F12E13E12C13B9B10C11B12A11B7B4A2D4B6A3
G11G12C2
C3C4
D5 D8 D9 E5 F5 H11 J6 J7 J11 E11 F11
TSB83AA22BZAJ(2 OF 2)BGACRITICAL
R4071
1
2 402MF-LF5%
PP3V3_S3
INT_PIRQD_LPCI_FW_GNT_LPCI_FRAME_L
PCI_ACK64_L
PCI_TRDY_LPP3V3_S3
PLT_GATED_RST
SMC_RSTGATE_LFW_G_RST_L
PP3V3_S3
FW_PLT_RST_L
FW_LLC_PP1V8LDO_EN_LCLKFW_LINK_PCLK
PP1V8_S3FW_DATA<4>
FW_MFUNC
FW_SDAFW_SCL
PCI_FW_REQ_L
PCI_DEVSEL_L
PCI_PERR_LPCI_IRDY_L
Trang 39SM RESET D7 D5 D6 D4 D3 D2 CPS
PD
BMODE PC2
PC0 PC1 LREQ LPS
DS1 LCLK DS0
XI R1 R0
TESTM TESTW
TPBIAS0 TPBIAS1
TPB1N TPB1P TPB0N TPB0P TPA1N TPA1P
TPA0P TPA0N
PINT PCLK
BI BI
BI BI
BI BI
BI BI OUT
OUT OUT
NOTICE OF PROPRIETARY PROPERTY
I TO MAINTAIN THE DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IN WHOLE OR PART
II NOT TO REPRODUCE OR COPY IT AGREES TO THE FOLLOWING PROPERTY OF APPLE COMPUTER, INC THE POSSESSOR THE INFORMATION CONTAINED HEREIN IS THE PROPRIETARY
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
B C D
NC
(IPU)
NCpull-up provides
C4150 with internalPHY power-up reset
Lo: Beta Mode enable (1394b)
Hi: Data-Strobe only (1394a)
DSx Straps:
Multi-port Portable systems are Power Class 4 (’100’)
Implement 1K pull-up or pull-down on port page
Strap via alias on port page
Single-port / Desktop systems are Power Class 0 (’000’)
Power Class:
as 3rd FireWire port is not pinned out
No need for DS2 pull-down on TSB83AA22A,
R4160 provides isolation between R4161 and unpowered LLC
1MA (MAX) BUS HOLDERS
6.3V
R41551
2 402 MF-LF 5%
A6 B8
G13
L13 N13
K13
N4 M4 N5
A4
B5
L11 N7
E2 E1
J1 J2
B1 C1
G1 G2
D2 K1
A9
TSB83AA22BZAJ
BGA
(1 OF 2)CRITICAL
C4110
1
216V402 CERM
0.01uF
C4102
1
210V402
1uF 1C4103
210V402
1uF 1C4104
210V402
1uF
C4111
1
210V402
1uF 1C4112
2 10%
C4114
1
210V402
1/16W 402 MF-LF1K
R4142
1 2
402 5%
MF-LF1K
C41311 2 10V 402
1uF
C41301 2 10V 402
26.3V10%
603 CERM1
10K
R4186
1
2402MF-LF 5%
4.7
R4100
1 2 1/16W5%
402 MF-LF
1
R4135
1 2 1/16W5%
402 MF-LF
1
R4120
1 1 2
MF-LF 402
402 MF-LF
402 MF-LF
1/16W
C4180
1
26.3V20%
402 MF-LF
5%
1/16W
R41901
2 1/16W5%
402 MF-LF
SYNC_MASTER=M76_MLB
VOLTAGE=3.3V MIN_LINE_WIDTH=0.38 mmPP3V3_FW_PHY_PLLVDD
PP3V3_FW_PHY_AVDD
MIN_NECK_WIDTH=0.22 mm VOLTAGE=3.3V
PP3V3_FW
PP1V95_FW
PP1V95_FW_PHY_PLLVDD
MIN_LINE_WIDTH=0.38 mm VOLTAGE=1.95V
FW_PORT1_TPA_P
FW_PORT0_TPB_P
FW_LREQGND
FWPHY_RESET_LFW_LPS
FWPHY_CLK98P304M_R
PP1V8_FW_PHYOSC_R
MIN_NECK_WIDTH=0.20 mm VOLTAGE=1.8V
FW_LINKON
FWPHY_TESTW
FWPHY_DS1FWPHY_DS0PPVP_FW
FWPHY_R1FWPHY_R0
FW_PORT1_TPB_PFW_PORT1_TPB_N
FW_PORT1_TPA_NFW_PORT0_TPA_PFW_PINT
Trang 40V+
V-S
G D
S G
D
GND SENSEB OUTA
FAULTB_L FAULTA_L ONB INB ONA ONQ1 INA
GATE1A GATE2A SENSEA
GATE1B GATE2B OUTB
G D
S G
D
S IN
IN
D
SIZE
OF SHT DRAWING NUMBER
NOTICE OF PROPRIETARY PROPERTY
I TO MAINTAIN THE DOCUMENT IN CONFIDENCE
III NOT TO REVEAL OR PUBLISH IN WHOLE OR PART
II NOT TO REPRODUCE OR COPY IT AGREES TO THE FOLLOWING PROPERTY OF APPLE COMPUTER, INC THE POSSESSOR THE INFORMATION CONTAINED HEREIN IS THE PROPRIETARY
1 2
3 4
5 6
7 8
1 2
3 4
5 6
7 8
B C D
NC
Late-VG Event Detection
FireWire Port Power Switch Page Notes
NC
0.020 ohm => 2.4ACurrent Limits
as +1 if over the limit (at any point during the period)
MAX5944 current limiter trips if integrator (counter)reaches 16 A new sample (taken every 125 us) is weightedand -1/128 if under the limit As a result, the devicetends to trip easily on devices that produce periodic currentspikes Current limit has been set higher to compensate
Power aliases required by this page:
- =PPBUS_S5_FWPWRSW (system supply for bus power)
- =PP3V3_FW_LATEVG_ACTIVE
- =PPVP_FW_SUMNODE (power passthru summation node)
Signal aliases required by this page:
C4210
1
210V402 CERM
0.1UF
R4210
1 2 1/16W1%
402 MF-LF
5%
1/16W
C42111 2 50V5%
402 MF-LF
80.6K
D4219
1 2
CRITICALSI2318DSSOT23-3
Q4225
3 1
2
CRITICAL
SOT23-3SI2318DS
1uF
35V
C42201 2 35V 805
1uFCRITICAL
R4220
10.0202
0.25W1%
MF 805
CRITICAL
U4220
3 11
R4225
1 2
CRITICAL
0.25W 805
402100KFW_PORT_FAULT_PU
Q4260
5 6 7 8
4 1 2 3
NDS9407CRITICAL
SOI-LF
C42601 2
0.01uF
CERM 402 20%
R4260
1
2 MF-LF 5%
2N7002DW-X-F
R4261
1
2 5%
330K
MF-LF 402
Q4261
3
5 4 SOT-363
MINISMDC
SYNC_DATE=01/18/2007SYNC_MASTER=M76_MLB
FireWire Port Power
8840
PPVP_FW_PORTA_ISENSE
MIN_NECK_WIDTH=0.25 mm MIN_LINE_WIDTH=0.5 mm VOLTAGE=33V
PPBUS_FW_FWPWRSW_F
VOLTAGE=12.6V MIN_NECK_WIDTH=0.25 mm MIN_LINE_WIDTH=0.5 mm
PPBUS_G3H
PPBUS_FW_FWPWRSW_D
MIN_NECK_WIDTH=0.25 mm MIN_LINE_WIDTH=0.5 mm VOLTAGE=12.6V
FWPWR_EN_L_DIV
PP2V4_FW_LATEVG
LATEVG_EVENT_LP2V4_FWLATEVG_RC
PPVP_FW
FW_PORTA_PWRCTRL
PPVP_FW_PORTB_ISENSE
VOLTAGE=33V MIN_NECK_WIDTH=0.25 mm MIN_LINE_WIDTH=0.5 mm
PPVP_FW_PORTA_UF
VOLTAGE=33V MIN_NECK_WIDTH=0.25 mm MIN_LINE_WIDTH=0.5 mm
PP3V3_FW
FWLATEGV_3V_REF
FW_PORTB_PWRCTRL
VOLTAGE=33V MIN_NECK_WIDTH=0.25 mm MIN_LINE_WIDTH=0.5 mm